blob: ddb669fb06c9b8b5e982863477395f9eb971571a [file] [log] [blame]
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05301/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <command.h>
9#include <netdev.h>
10#include <linux/compiler.h>
11#include <asm/mmu.h>
12#include <asm/processor.h>
13#include <asm/cache.h>
14#include <asm/immap_85xx.h>
15#include <asm/fsl_law.h>
16#include <asm/fsl_serdes.h>
17#include <asm/fsl_portals.h>
18#include <asm/fsl_liodn.h>
19#include <fm_eth.h>
Tang Yuantian856b5f32014-04-17 15:33:45 +080020#include <asm/mpc85xx_gpio.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053021
22#include "t104xrdb.h"
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +053023#include "cpld.h"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053024
25DECLARE_GLOBAL_DATA_PTR;
26
27int checkboard(void)
28{
29 struct cpu_type *cpu = gd->arch.cpu;
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +053030 u8 sw;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053031
32 printf("Board: %sRDB\n", cpu->name);
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +053033 printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
34 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
35
36 sw = CPLD_READ(flash_ctl_status);
37 sw = ((sw & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
38
39 if (sw <= 7)
40 printf("vBank: %d\n", sw);
41 else
42 printf("Unsupported Bank=%x\n", sw);
43
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053044 return 0;
45}
46
47int board_early_init_r(void)
48{
49#ifdef CONFIG_SYS_FLASH_BASE
50 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun220c3462014-06-24 21:16:20 -070051 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053052
53 /*
54 * Remap Boot flash region to caching-inhibited
55 * so that flash can be erased properly.
56 */
57
58 /* Flush d-cache and invalidate i-cache of any FLASH data */
59 flush_dcache();
60 invalidate_icache();
61
York Sun220c3462014-06-24 21:16:20 -070062 if (flash_esel == -1) {
63 /* very unlikely unless something is messed up */
64 puts("Error: Could not find TLB for FLASH BASE\n");
65 flash_esel = 2; /* give our best effort to continue */
66 } else {
67 /* invalidate existing TLB entry for flash */
68 disable_tlb(flash_esel);
69 }
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053070
71 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
72 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
73 0, flash_esel, BOOKE_PAGESZ_256M, 1);
74#endif
75 set_liodns();
76#ifdef CONFIG_SYS_DPAA_QBMAN
77 setup_portals();
78#endif
79
80 return 0;
81}
82
83int misc_init_r(void)
84{
85 return 0;
86}
87
88void ft_board_setup(void *blob, bd_t *bd)
89{
90 phys_addr_t base;
91 phys_size_t size;
92
93 ft_cpu_setup(blob, bd);
94
95 base = getenv_bootm_low();
96 size = getenv_bootm_size();
97
98 fdt_fixup_memory(blob, (u64)base, (u64)size);
99
100#ifdef CONFIG_PCI
101 pci_of_setup(blob, bd);
102#endif
103
104 fdt_fixup_liodn(blob);
105
106#ifdef CONFIG_HAS_FSL_DR_USB
107 fdt_fixup_dr_usb(blob, bd);
108#endif
109
110#ifdef CONFIG_SYS_DPAA_FMAN
111 fdt_fixup_fman_ethernet(blob);
112#endif
113}
Tang Yuantian856b5f32014-04-17 15:33:45 +0800114
115#ifdef CONFIG_DEEP_SLEEP
116void board_mem_sleep_setup(void)
117{
Tang Yuantian11f0c942014-05-07 10:25:06 +0800118 /* does not provide HW signals for power management */
119 CPLD_WRITE(misc_ctl_status, (CPLD_READ(misc_ctl_status) & ~0x40));
Tang Yuantian856b5f32014-04-17 15:33:45 +0800120 /* Disable MCKE isolation */
121 gpio_set_value(2, 0);
122 udelay(1);
123}
124#endif