blob: 6a6fe37e0eea92e27817f47ca6c79c618325612c [file] [log] [blame]
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02001/*
2 * SPI flash interface
3 *
4 * Copyright (C) 2008 Atmel Corporation
Reinhard Meyercfe1c672010-10-05 16:56:39 +02005 * Copyright (C) 2010 Reinhard Meyer, EMK Elektronik
6 *
Mike Frysinger22f8b682009-10-09 17:12:44 -04007 * Licensed under the GPL-2 or later.
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02008 */
Mike Frysingerc5431ac2009-03-23 23:03:58 -04009
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020010#include <common.h>
Simon Glass609560942013-03-11 06:08:08 +000011#include <fdtdec.h>
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020012#include <malloc.h>
13#include <spi.h>
14#include <spi_flash.h>
Patrick Sestieradae9832011-04-15 14:25:25 +000015#include <watchdog.h>
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020016
17#include "spi_flash_internal.h"
18
Simon Glass609560942013-03-11 06:08:08 +000019DECLARE_GLOBAL_DATA_PTR;
20
Mike Frysinger53421bb2011-01-10 02:20:13 -050021static void spi_flash_addr(u32 addr, u8 *cmd)
22{
23 /* cmd[0] is actual command */
24 cmd[1] = addr >> 16;
25 cmd[2] = addr >> 8;
26 cmd[3] = addr >> 0;
27}
28
Mike Frysinger5efdb042011-01-10 02:20:11 -050029static int spi_flash_read_write(struct spi_slave *spi,
30 const u8 *cmd, size_t cmd_len,
31 const u8 *data_out, u8 *data_in,
32 size_t data_len)
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020033{
34 unsigned long flags = SPI_XFER_BEGIN;
35 int ret;
36
37 if (data_len == 0)
38 flags |= SPI_XFER_END;
39
40 ret = spi_xfer(spi, cmd_len * 8, cmd, NULL, flags);
41 if (ret) {
Mike Frysinger5efdb042011-01-10 02:20:11 -050042 debug("SF: Failed to send command (%zu bytes): %d\n",
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020043 cmd_len, ret);
44 } else if (data_len != 0) {
Mike Frysinger5efdb042011-01-10 02:20:11 -050045 ret = spi_xfer(spi, data_len * 8, data_out, data_in, SPI_XFER_END);
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020046 if (ret)
Mike Frysinger5efdb042011-01-10 02:20:11 -050047 debug("SF: Failed to transfer %zu bytes of data: %d\n",
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020048 data_len, ret);
49 }
50
51 return ret;
52}
53
Mike Frysinger5efdb042011-01-10 02:20:11 -050054int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len)
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020055{
Mike Frysinger5efdb042011-01-10 02:20:11 -050056 return spi_flash_cmd_read(spi, &cmd, 1, response, len);
57}
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020058
Mike Frysinger5efdb042011-01-10 02:20:11 -050059int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
60 size_t cmd_len, void *data, size_t data_len)
61{
62 return spi_flash_read_write(spi, cmd, cmd_len, NULL, data, data_len);
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020063}
64
Mike Frysinger5efdb042011-01-10 02:20:11 -050065int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
66 const void *data, size_t data_len)
67{
68 return spi_flash_read_write(spi, cmd, cmd_len, data, NULL, data_len);
69}
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020070
Jagannadha Sutradharudu Tekiae5d8062013-06-21 19:19:01 +053071int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout)
Mike Frysinger301e9b42011-04-25 06:58:29 +000072{
Jagannadha Sutradharudu Tekiae5d8062013-06-21 19:19:01 +053073 struct spi_slave *spi = flash->spi;
74 unsigned long timebase;
Mike Frysinger301e9b42011-04-25 06:58:29 +000075 int ret;
Jagannadha Sutradharudu Tekiae5d8062013-06-21 19:19:01 +053076 u8 status;
77 u8 check_status = 0x0;
78 u8 poll_bit = STATUS_WIP;
79 u8 cmd = flash->poll_cmd;
Mike Frysinger301e9b42011-04-25 06:58:29 +000080
Jagannadha Sutradharudu Tekiae5d8062013-06-21 19:19:01 +053081 if (cmd == CMD_FLAG_STATUS) {
82 poll_bit = STATUS_PEC;
83 check_status = poll_bit;
84 }
85
86 ret = spi_xfer(spi, 8, &cmd, NULL, SPI_XFER_BEGIN);
87 if (ret) {
88 debug("SF: fail to read %s status register\n",
89 cmd == CMD_READ_STATUS ? "read" : "flag");
90 return ret;
91 }
92
93 timebase = get_timer(0);
94 do {
95 WATCHDOG_RESET();
96
97 ret = spi_xfer(spi, 8, NULL, &status, 0);
98 if (ret)
99 return -1;
100
101 if ((status & poll_bit) == check_status)
102 break;
103
104 } while (get_timer(timebase) < timeout);
105
106 spi_xfer(spi, 0, NULL, NULL, SPI_XFER_END);
107
108 if ((status & poll_bit) == check_status)
109 return 0;
110
111 /* Timed out */
112 debug("SF: time out!\n");
113 return -1;
114}
115
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530116int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
117 size_t cmd_len, const void *buf, size_t buf_len)
Mike Frysinger301e9b42011-04-25 06:58:29 +0000118{
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530119 struct spi_slave *spi = flash->spi;
120 unsigned long timeout = SPI_FLASH_PROG_TIMEOUT;
Mike Frysinger301e9b42011-04-25 06:58:29 +0000121 int ret;
Mike Frysinger301e9b42011-04-25 06:58:29 +0000122
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530123 if (buf == NULL)
124 timeout = SPI_FLASH_PAGE_ERASE_TIMEOUT;
Mike Frysinger301e9b42011-04-25 06:58:29 +0000125
126 ret = spi_claim_bus(flash->spi);
127 if (ret) {
128 debug("SF: unable to claim SPI bus\n");
129 return ret;
130 }
131
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530132 ret = spi_flash_cmd_write_enable(flash);
133 if (ret < 0) {
134 debug("SF: enabling write failed\n");
135 return ret;
136 }
137
138 ret = spi_flash_cmd_write(spi, cmd, cmd_len, buf, buf_len);
139 if (ret < 0) {
140 debug("SF: write cmd failed\n");
141 return ret;
142 }
143
144 ret = spi_flash_cmd_wait_ready(flash, timeout);
145 if (ret < 0) {
146 debug("SF: write %s timed out\n",
147 timeout == SPI_FLASH_PROG_TIMEOUT ?
148 "program" : "page erase");
149 return ret;
150 }
151
152 spi_release_bus(spi);
153
154 return ret;
155}
156
Jagannadha Sutradharudu Tekiae5d8062013-06-21 19:19:01 +0530157int spi_flash_cmd_erase(struct spi_flash *flash, u32 offset, size_t len)
158{
159 u32 erase_size;
160 u8 cmd[4];
161 int ret = -1;
162
163 erase_size = flash->sector_size;
164 if (offset % erase_size || len % erase_size) {
165 debug("SF: Erase offset/length not multiple of erase size\n");
166 return -1;
167 }
168
169 if (erase_size == 4096)
170 cmd[0] = CMD_ERASE_4K;
171 else
172 cmd[0] = CMD_ERASE_64K;
173
174 while (len) {
175#ifdef CONFIG_SPI_FLASH_BAR
176 u8 bank_sel;
177
178 bank_sel = offset / SPI_FLASH_16MB_BOUN;
179
180 ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
181 if (ret) {
182 debug("SF: fail to set bank%d\n", bank_sel);
183 return ret;
184 }
185#endif
186 spi_flash_addr(offset, cmd);
187
188 debug("SF: erase %2x %2x %2x %2x (%x)\n", cmd[0], cmd[1],
189 cmd[2], cmd[3], offset);
190
191 ret = spi_flash_write_common(flash, cmd, sizeof(cmd), NULL, 0);
192 if (ret < 0) {
193 debug("SF: erase failed\n");
194 break;
195 }
196
197 offset += erase_size;
198 len -= erase_size;
199 }
200
201 return ret;
202}
203
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530204int spi_flash_cmd_write_multi(struct spi_flash *flash, u32 offset,
205 size_t len, const void *buf)
206{
207 unsigned long byte_addr, page_size;
208 size_t chunk_len, actual;
209 u8 cmd[4];
210 int ret = -1;
211
212 page_size = flash->page_size;
213
Mike Frysinger301e9b42011-04-25 06:58:29 +0000214 cmd[0] = CMD_PAGE_PROGRAM;
215 for (actual = 0; actual < len; actual += chunk_len) {
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530216#ifdef CONFIG_SPI_FLASH_BAR
217 u8 bank_sel;
218
Jagannadha Sutradharudu Tekid37a0972013-05-30 20:24:14 +0530219 bank_sel = offset / SPI_FLASH_16MB_BOUN;
220
221 ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
222 if (ret) {
223 debug("SF: fail to set bank%d\n", bank_sel);
224 return ret;
225 }
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530226#endif
Jagannadha Sutradharudu Tekid37a0972013-05-30 20:24:14 +0530227 byte_addr = offset % page_size;
Mike Frysinger301e9b42011-04-25 06:58:29 +0000228 chunk_len = min(len - actual, page_size - byte_addr);
229
Simon Glassdc9162d2013-03-11 06:08:06 +0000230 if (flash->spi->max_write_size)
231 chunk_len = min(chunk_len, flash->spi->max_write_size);
232
Jagannadha Sutradharudu Tekiaa5e58f2013-06-11 21:36:20 +0530233 spi_flash_addr(offset, cmd);
Mike Frysinger301e9b42011-04-25 06:58:29 +0000234
235 debug("PP: 0x%p => cmd = { 0x%02x 0x%02x%02x%02x } chunk_len = %zu\n",
236 buf + actual, cmd[0], cmd[1], cmd[2], cmd[3], chunk_len);
237
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530238 ret = spi_flash_write_common(flash, cmd, sizeof(cmd),
239 buf + actual, chunk_len);
Mike Frysinger301e9b42011-04-25 06:58:29 +0000240 if (ret < 0) {
241 debug("SF: write failed\n");
242 break;
243 }
244
Jagannadha Sutradharudu Tekid37a0972013-05-30 20:24:14 +0530245 offset += chunk_len;
Mike Frysinger301e9b42011-04-25 06:58:29 +0000246 }
247
Mike Frysinger301e9b42011-04-25 06:58:29 +0000248 return ret;
249}
250
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200251int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
252 size_t cmd_len, void *data, size_t data_len)
253{
254 struct spi_slave *spi = flash->spi;
255 int ret;
256
Jagannadha Sutradharudu Teki9b4f7032013-06-21 19:19:02 +0530257 ret = spi_claim_bus(flash->spi);
258 if (ret) {
259 debug("SF: unable to claim SPI bus\n");
260 return ret;
261 }
262
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200263 ret = spi_flash_cmd_read(spi, cmd, cmd_len, data, data_len);
Jagannadha Sutradharudu Teki9b4f7032013-06-21 19:19:02 +0530264 if (ret < 0) {
265 debug("SF: read cmd failed\n");
266 return ret;
267 }
268
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200269 spi_release_bus(spi);
270
271 return ret;
272}
273
Mike Frysinger373e7d62011-01-10 02:20:14 -0500274int spi_flash_cmd_read_fast(struct spi_flash *flash, u32 offset,
275 size_t len, void *data)
276{
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530277 u8 cmd[5], bank_sel = 0;
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530278 u32 remain_len, read_len;
279 int ret = -1;
Mike Frysinger373e7d62011-01-10 02:20:14 -0500280
Simon Glass609560942013-03-11 06:08:08 +0000281 /* Handle memory-mapped SPI */
Jagannadha Sutradharudu Teki48f7faf2013-05-27 10:14:14 +0000282 if (flash->memory_map) {
Simon Glass609560942013-03-11 06:08:08 +0000283 memcpy(data, flash->memory_map + offset, len);
Jagannadha Sutradharudu Teki48f7faf2013-05-27 10:14:14 +0000284 return 0;
285 }
Simon Glass609560942013-03-11 06:08:08 +0000286
Mike Frysinger373e7d62011-01-10 02:20:14 -0500287 cmd[0] = CMD_READ_ARRAY_FAST;
Mike Frysinger373e7d62011-01-10 02:20:14 -0500288 cmd[4] = 0x00;
289
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530290 while (len) {
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530291#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530292 bank_sel = offset / SPI_FLASH_16MB_BOUN;
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500293
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530294 ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
295 if (ret) {
296 debug("SF: fail to set bank%d\n", bank_sel);
297 return ret;
298 }
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530299#endif
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530300 remain_len = (SPI_FLASH_16MB_BOUN * (bank_sel + 1) - offset);
301 if (len < remain_len)
302 read_len = len;
303 else
304 read_len = remain_len;
Patrick Sestieradae9832011-04-15 14:25:25 +0000305
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530306 spi_flash_addr(offset, cmd);
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500307
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530308 ret = spi_flash_read_common(flash, cmd, sizeof(cmd),
309 data, read_len);
310 if (ret < 0) {
311 debug("SF: read failed\n");
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500312 break;
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530313 }
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500314
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530315 offset += read_len;
316 len -= read_len;
317 data += read_len;
318 }
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500319
Jagannadha Sutradharudu Teki692b24d2013-05-31 16:00:36 +0530320 return ret;
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500321}
322
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500323int spi_flash_cmd_write_status(struct spi_flash *flash, u8 sr)
Mike Frysinger53421bb2011-01-10 02:20:13 -0500324{
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500325 u8 cmd;
Mike Frysinger53421bb2011-01-10 02:20:13 -0500326 int ret;
Mike Frysinger53421bb2011-01-10 02:20:13 -0500327
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500328 cmd = CMD_WRITE_STATUS;
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530329 ret = spi_flash_write_common(flash, &cmd, 1, &sr, 1);
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500330 if (ret < 0) {
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530331 debug("SF: fail to write status register\n");
Mike Frysinger53421bb2011-01-10 02:20:13 -0500332 return ret;
333 }
334
Simon Glass609560942013-03-11 06:08:08 +0000335 return 0;
Mike Frysinger53421bb2011-01-10 02:20:13 -0500336}
337
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530338#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki950f1ac2013-06-13 20:37:19 +0530339int spi_flash_cmd_bankaddr_write(struct spi_flash *flash, u8 bank_sel)
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500340{
341 u8 cmd;
342 int ret;
343
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +0530344 if (flash->bank_curr == bank_sel) {
345 debug("SF: not require to enable bank%d\n", bank_sel);
346 return 0;
347 }
348
349 cmd = flash->bank_write_cmd;
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530350 ret = spi_flash_write_common(flash, &cmd, 1, &bank_sel, 1);
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500351 if (ret < 0) {
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530352 debug("SF: fail to write bank register\n");
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500353 return ret;
354 }
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +0530355 flash->bank_curr = bank_sel;
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500356
Jagannadha Sutradharudu Teki950f1ac2013-06-13 20:37:19 +0530357 return 0;
358}
359
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +0530360int spi_flash_bank_config(struct spi_flash *flash, u8 idcode0)
361{
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +0530362 u8 cmd;
363 u8 curr_bank = 0;
364
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +0530365 /* discover bank cmds */
366 switch (idcode0) {
367 case SPI_FLASH_SPANSION_IDCODE0:
368 flash->bank_read_cmd = CMD_BANKADDR_BRRD;
369 flash->bank_write_cmd = CMD_BANKADDR_BRWR;
370 break;
371 case SPI_FLASH_STMICRO_IDCODE0:
372 case SPI_FLASH_WINBOND_IDCODE0:
373 flash->bank_read_cmd = CMD_EXTNADDR_RDEAR;
374 flash->bank_write_cmd = CMD_EXTNADDR_WREAR;
375 break;
376 default:
377 printf("SF: Unsupported bank commands %02x\n", idcode0);
378 return -1;
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500379 }
380
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +0530381 /* read the bank reg - on which bank the flash is in currently */
382 cmd = flash->bank_read_cmd;
383 if (flash->size > SPI_FLASH_16MB_BOUN) {
384 if (spi_flash_read_common(flash, &cmd, 1, &curr_bank, 1)) {
385 debug("SF: fail to read bank addr register\n");
386 return -1;
387 }
388 flash->bank_curr = curr_bank;
389 } else {
390 flash->bank_curr = curr_bank;
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500391 }
392
Simon Glass609560942013-03-11 06:08:08 +0000393 return 0;
394}
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530395#endif
Simon Glass609560942013-03-11 06:08:08 +0000396
397#ifdef CONFIG_OF_CONTROL
398int spi_flash_decode_fdt(const void *blob, struct spi_flash *flash)
399{
400 fdt_addr_t addr;
401 fdt_size_t size;
402 int node;
403
404 /* If there is no node, do nothing */
405 node = fdtdec_next_compatible(blob, 0, COMPAT_GENERIC_SPI_FLASH);
406 if (node < 0)
407 return 0;
408
409 addr = fdtdec_get_addr_size(blob, node, "memory-map", &size);
410 if (addr == FDT_ADDR_T_NONE) {
411 debug("%s: Cannot decode address\n", __func__);
412 return 0;
413 }
414
415 if (flash->size != size) {
416 debug("%s: Memory map must cover entire device\n", __func__);
417 return -1;
418 }
419 flash->memory_map = (void *)addr;
420
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500421 return 0;
422}
Simon Glass609560942013-03-11 06:08:08 +0000423#endif /* CONFIG_OF_CONTROL */
Mike Frysinger6fe6d0d2012-03-04 23:18:17 -0500424
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200425/*
426 * The following table holds all device probe functions
427 *
428 * shift: number of continuation bytes before the ID
429 * idcode: the expected IDCODE or 0xff for non JEDEC devices
430 * probe: the function to call
431 *
432 * Non JEDEC devices should be ordered in the table such that
433 * the probe functions with best detection algorithms come first.
434 *
435 * Several matching entries are permitted, they will be tried
436 * in sequence until a probe function returns non NULL.
437 *
438 * IDCODE_CONT_LEN may be redefined if a device needs to declare a
439 * larger "shift" value. IDCODE_PART_LEN generally shouldn't be
440 * changed. This is the max number of bytes probe functions may
441 * examine when looking up part-specific identification info.
442 *
443 * Probe functions will be given the idcode buffer starting at their
444 * manu id byte (the "idcode" in the table below). In other words,
445 * all of the continuation bytes will be skipped (the "shift" below).
446 */
447#define IDCODE_CONT_LEN 0
448#define IDCODE_PART_LEN 5
449static const struct {
450 const u8 shift;
451 const u8 idcode;
452 struct spi_flash *(*probe) (struct spi_slave *spi, u8 *idcode);
453} flashes[] = {
454 /* Keep it sorted by define name */
455#ifdef CONFIG_SPI_FLASH_ATMEL
456 { 0, 0x1f, spi_flash_probe_atmel, },
457#endif
Chong Huangc71e6dc2010-11-30 03:33:25 -0500458#ifdef CONFIG_SPI_FLASH_EON
459 { 0, 0x1c, spi_flash_probe_eon, },
460#endif
Rajeshwari Shinde22ea9342013-01-22 20:30:18 +0000461#ifdef CONFIG_SPI_FLASH_GIGADEVICE
462 { 0, 0xc8, spi_flash_probe_gigadevice, },
463#endif
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200464#ifdef CONFIG_SPI_FLASH_MACRONIX
465 { 0, 0xc2, spi_flash_probe_macronix, },
466#endif
467#ifdef CONFIG_SPI_FLASH_SPANSION
468 { 0, 0x01, spi_flash_probe_spansion, },
469#endif
470#ifdef CONFIG_SPI_FLASH_SST
471 { 0, 0xbf, spi_flash_probe_sst, },
472#endif
473#ifdef CONFIG_SPI_FLASH_STMICRO
474 { 0, 0x20, spi_flash_probe_stmicro, },
475#endif
476#ifdef CONFIG_SPI_FLASH_WINBOND
477 { 0, 0xef, spi_flash_probe_winbond, },
478#endif
Reinhard Meyer52cb0a72010-10-05 16:56:40 +0200479#ifdef CONFIG_SPI_FRAM_RAMTRON
480 { 6, 0xc2, spi_fram_probe_ramtron, },
481# undef IDCODE_CONT_LEN
482# define IDCODE_CONT_LEN 6
483#endif
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200484 /* Keep it sorted by best detection */
485#ifdef CONFIG_SPI_FLASH_STMICRO
486 { 0, 0xff, spi_flash_probe_stmicro, },
487#endif
Reinhard Meyer52cb0a72010-10-05 16:56:40 +0200488#ifdef CONFIG_SPI_FRAM_RAMTRON_NON_JEDEC
489 { 0, 0xff, spi_fram_probe_ramtron, },
490#endif
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200491};
492#define IDCODE_LEN (IDCODE_CONT_LEN + IDCODE_PART_LEN)
493
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200494struct spi_flash *spi_flash_probe(unsigned int bus, unsigned int cs,
495 unsigned int max_hz, unsigned int spi_mode)
496{
497 struct spi_slave *spi;
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200498 struct spi_flash *flash = NULL;
499 int ret, i, shift;
500 u8 idcode[IDCODE_LEN], *idp;
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200501
502 spi = spi_setup_slave(bus, cs, max_hz, spi_mode);
503 if (!spi) {
Mike Frysinger02110b52010-04-29 00:35:12 -0400504 printf("SF: Failed to set up slave\n");
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200505 return NULL;
506 }
507
508 ret = spi_claim_bus(spi);
509 if (ret) {
510 debug("SF: Failed to claim SPI bus: %d\n", ret);
511 goto err_claim_bus;
512 }
513
514 /* Read the ID codes */
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200515 ret = spi_flash_cmd(spi, CMD_READ_ID, idcode, sizeof(idcode));
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200516 if (ret)
517 goto err_read_id;
518
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200519#ifdef DEBUG
520 printf("SF: Got idcodes\n");
521 print_buffer(0, idcode, 1, sizeof(idcode), 0);
Jason McMullan64e5f3a2009-10-09 17:12:23 -0400522#endif
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200523
524 /* count the number of continuation bytes */
525 for (shift = 0, idp = idcode;
526 shift < IDCODE_CONT_LEN && *idp == 0x7f;
527 ++shift, ++idp)
528 continue;
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200529
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200530 /* search the table for matches in shift and id */
531 for (i = 0; i < ARRAY_SIZE(flashes); ++i)
532 if (flashes[i].shift == shift && flashes[i].idcode == *idp) {
533 /* we have a match, call probe */
534 flash = flashes[i].probe(spi, idp);
535 if (flash)
536 break;
537 }
538
539 if (!flash) {
540 printf("SF: Unsupported manufacturer %02x\n", *idp);
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200541 goto err_manufacturer_probe;
Reinhard Meyercfe1c672010-10-05 16:56:39 +0200542 }
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200543
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530544#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +0530545 /* Configure the BAR - disover bank cmds and read current bank */
546 ret = spi_flash_bank_config(flash, *idp);
547 if (ret < 0)
548 goto err_manufacturer_probe;
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +0530549#endif
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +0530550
Simon Glass609560942013-03-11 06:08:08 +0000551#ifdef CONFIG_OF_CONTROL
552 if (spi_flash_decode_fdt(gd->fdt_blob, flash)) {
553 debug("SF: FDT decode error\n");
554 goto err_manufacturer_probe;
555 }
556#endif
Mike Frysingerfbb42482011-04-12 02:09:28 -0400557 printf("SF: Detected %s with page size ", flash->name);
558 print_size(flash->sector_size, ", total ");
Simon Glass609560942013-03-11 06:08:08 +0000559 print_size(flash->size, "");
560 if (flash->memory_map)
561 printf(", mapped at %p", flash->memory_map);
562 puts("\n");
Jagannadha Sutradharudu Teki037683d2013-06-21 19:19:03 +0530563#ifndef CONFIG_SPI_FLASH_BAR
564 if (flash->size > SPI_FLASH_16MB_BOUN) {
565 puts("SF: Warning - Only lower 16MiB accessible,");
566 puts(" Full access #define CONFIG_SPI_FLASH_BAR\n");
567 }
568#endif
Richard Retanubunb0148dc2011-02-16 16:37:22 -0500569
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200570 spi_release_bus(spi);
571
572 return flash;
573
574err_manufacturer_probe:
575err_read_id:
576 spi_release_bus(spi);
577err_claim_bus:
578 spi_free_slave(spi);
579 return NULL;
580}
581
Simon Glassb162a7c2013-03-11 06:08:02 +0000582void *spi_flash_do_alloc(int offset, int size, struct spi_slave *spi,
583 const char *name)
584{
585 struct spi_flash *flash;
586 void *ptr;
587
588 ptr = malloc(size);
589 if (!ptr) {
590 debug("SF: Failed to allocate memory\n");
591 return NULL;
592 }
593 memset(ptr, '\0', size);
594 flash = (struct spi_flash *)(ptr + offset);
595
596 /* Set up some basic fields - caller will sort out sizes */
597 flash->spi = spi;
598 flash->name = name;
Jagannadha Sutradharudu Teki750f3ac2013-06-21 15:56:30 +0530599 flash->poll_cmd = CMD_READ_STATUS;
Simon Glassb162a7c2013-03-11 06:08:02 +0000600
601 flash->read = spi_flash_cmd_read_fast;
602 flash->write = spi_flash_cmd_write_multi;
603 flash->erase = spi_flash_cmd_erase;
604
605 return flash;
606}
607
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200608void spi_flash_free(struct spi_flash *flash)
609{
610 spi_free_slave(flash->spi);
611 free(flash);
612}