blob: 9a3078a14a969dea3a84a258f19acc6355453eeb [file] [log] [blame]
TsiChungLiew25ebc302008-01-14 15:30:15 -06001/*
2 * FlexBus Internal Memory Map
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __FLEXBUS_H
27#define __FLEXBUS_H
28
29/*********************************************************************
30* FlexBus Chip Selects (FBCS)
31*********************************************************************/
Jason Jin9fc768d2012-09-20 14:17:46 +080032#ifdef CONFIG_M5235
33typedef struct fbcs {
34 u16 csar0; /* Chip-select Address */
35 u16 res1;
36 u32 csmr0; /* Chip-select Mask */
37 u16 res2;
38 u16 cscr0; /* Chip-select Control */
39
40 u16 csar1;
41 u16 res3;
42 u32 csmr1;
43 u16 res4;
44 u16 cscr1;
45
46 u16 csar2;
47 u16 res5;
48 u32 csmr2;
49 u16 res6;
50 u16 cscr2;
51
52 u16 csar3;
53 u16 res7;
54 u32 csmr3;
55 u16 res8;
56 u16 cscr3;
57
58 u16 csar4;
59 u16 res9;
60 u32 csmr4;
61 u16 res10;
62 u16 cscr4;
63
64 u16 csar5;
65 u16 res11;
66 u32 csmr5;
67 u16 res12;
68 u16 cscr5;
TsiChungLiew25ebc302008-01-14 15:30:15 -060069
Jason Jin9fc768d2012-09-20 14:17:46 +080070 u16 csar6;
71 u16 res13;
72 u32 csmr6;
73 u16 res14;
74 u16 cscr6;
75
76 u16 csar7;
77 u16 res15;
78 u32 csmr7;
79 u16 res16;
80 u16 cscr7;
81} fbcs_t;
82#else
TsiChungLiew25ebc302008-01-14 15:30:15 -060083typedef struct fbcs {
TsiChung Liew7f1a0462008-10-21 10:03:07 +000084 u32 csar0; /* Chip-select Address */
85 u32 csmr0; /* Chip-select Mask */
86 u32 cscr0; /* Chip-select Control */
87 u32 csar1;
88 u32 csmr1;
89 u32 cscr1;
90 u32 csar2;
91 u32 csmr2;
92 u32 cscr2;
93 u32 csar3;
94 u32 csmr3;
95 u32 cscr3;
96 u32 csar4;
97 u32 csmr4;
98 u32 cscr4;
99 u32 csar5;
100 u32 csmr5;
101 u32 cscr5;
102 u32 csar6;
103 u32 csmr6;
104 u32 cscr6;
105 u32 csar7;
106 u32 csmr7;
107 u32 cscr7;
TsiChungLiew25ebc302008-01-14 15:30:15 -0600108} fbcs_t;
Jason Jin9fc768d2012-09-20 14:17:46 +0800109#endif
TsiChungLiew25ebc302008-01-14 15:30:15 -0600110
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000111#define FBCS_CSAR_BA(x) ((x) & 0xFFFF0000)
TsiChungLiew25ebc302008-01-14 15:30:15 -0600112
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000113#define FBCS_CSMR_BAM(x) (((x) & 0xFFFF) << 16)
114#define FBCS_CSMR_BAM_MASK (0x0000FFFF)
TsiChungLiew25ebc302008-01-14 15:30:15 -0600115#define FBCS_CSMR_BAM_4G (0xFFFF0000)
116#define FBCS_CSMR_BAM_2G (0x7FFF0000)
117#define FBCS_CSMR_BAM_1G (0x3FFF0000)
118#define FBCS_CSMR_BAM_1024M (0x3FFF0000)
119#define FBCS_CSMR_BAM_512M (0x1FFF0000)
120#define FBCS_CSMR_BAM_256M (0x0FFF0000)
121#define FBCS_CSMR_BAM_128M (0x07FF0000)
122#define FBCS_CSMR_BAM_64M (0x03FF0000)
123#define FBCS_CSMR_BAM_32M (0x01FF0000)
124#define FBCS_CSMR_BAM_16M (0x00FF0000)
125#define FBCS_CSMR_BAM_8M (0x007F0000)
126#define FBCS_CSMR_BAM_4M (0x003F0000)
127#define FBCS_CSMR_BAM_2M (0x001F0000)
128#define FBCS_CSMR_BAM_1M (0x000F0000)
129#define FBCS_CSMR_BAM_1024K (0x000F0000)
130#define FBCS_CSMR_BAM_512K (0x00070000)
131#define FBCS_CSMR_BAM_256K (0x00030000)
132#define FBCS_CSMR_BAM_128K (0x00010000)
133#define FBCS_CSMR_BAM_64K (0x00000000)
134
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000135#ifdef CONFIG_M5249
136#define FBCS_CSMR_WP (0x00000080)
137#define FBCS_CSMR_AM (0x00000040)
138#define FBCS_CSMR_CI (0x00000020)
139#define FBCS_CSMR_SC (0x00000010)
140#define FBCS_CSMR_SD (0x00000008)
141#define FBCS_CSMR_UC (0x00000004)
142#define FBCS_CSMR_UD (0x00000002)
143#else
144#define FBCS_CSMR_WP (0x00000100)
145#endif
146#define FBCS_CSMR_V (0x00000001) /* Valid bit */
TsiChungLiew25ebc302008-01-14 15:30:15 -0600147
Jason Jin9fc768d2012-09-20 14:17:46 +0800148#ifdef CONFIG_M5235
149#define FBCS_CSCR_SRWS(x) (((x) & 0x3) << 14)
150#define FBCS_CSCR_IWS(x) (((x) & 0xF) << 10)
151#define FBCS_CSCR_AA_ON (1 << 8)
152#define FBCS_CSCR_AA_OFF (0 << 8)
153#define FBCS_CSCR_PS_32 (0 << 6)
154#define FBCS_CSCR_PS_16 (2 << 6)
155#define FBCS_CSCR_PS_8 (1 << 6)
156#define FBCS_CSCR_BEM_ON (1 << 5)
157#define FBCS_CSCR_BEM_OFF (0 << 5)
158#define FBCS_CSCR_BSTR_ON (1 << 4)
159#define FBCS_CSCR_BSTR_OFF (0 << 4)
160#define FBCS_CSCR_BSTW_ON (1 << 3)
161#define FBCS_CSCR_BSTW_OFF (0 << 3)
162#define FBCS_CSCR_SWWS(x) (((x) & 0x7) << 0)
163#else
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000164#define FBCS_CSCR_SWS(x) (((x) & 0x3F) << 26)
165#define FBCS_CSCR_SWS_MASK (0x03FFFFFF)
166#define FBCS_CSCR_SWSEN (0x00800000)
167#define FBCS_CSCR_ASET(x) (((x) & 0x03) << 20)
168#define FBCS_CSCR_ASET_MASK (0xFFCFFFFF)
169#define FBCS_CSCR_RDAH(x) (((x) & 0x03) << 18)
170#define FBCS_CSCR_RDAH_MASK (0xFFF3FFFF)
171#define FBCS_CSCR_WRAH(x) (((x) & 0x03) << 16)
172#define FBCS_CSCR_WRAH_MASK (0xFFFCFFFF)
173#define FBCS_CSCR_WS(x) (((x) & 0x3F) << 10)
174#define FBCS_CSCR_WS_MASK (0xFFFF03FF)
175#define FBCS_CSCR_SBM (0x00000200)
176#define FBCS_CSCR_AA (0x00000100)
177#define FBCS_CSCR_PS(x) (((x) & 0x03) << 6)
178#define FBCS_CSCR_PS_MASK (0xFFFFFF3F)
179#define FBCS_CSCR_BEM (0x00000020)
180#define FBCS_CSCR_BSTR (0x00000010)
181#define FBCS_CSCR_BSTW (0x00000008)
182
TsiChungLiew25ebc302008-01-14 15:30:15 -0600183#define FBCS_CSCR_PS_16 (0x00000080)
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000184#define FBCS_CSCR_PS_8 (0x00000040)
TsiChungLiew25ebc302008-01-14 15:30:15 -0600185#define FBCS_CSCR_PS_32 (0x00000000)
Jason Jin9fc768d2012-09-20 14:17:46 +0800186#endif
TsiChungLiew25ebc302008-01-14 15:30:15 -0600187
188#endif /* __FLEXBUS_H */