Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2009 Samsung Electronics |
| 4 | * Minkyu Kang <mk7.kang@samsung.com> |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 5 | */ |
| 6 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 7 | #include <dm.h> |
| 8 | #include <errno.h> |
| 9 | #include <fdtdec.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 10 | #include <log.h> |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 11 | #include <malloc.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 12 | #include <asm/global_data.h> |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 13 | #include <asm/io.h> |
Joe Hershberger | f8928f1 | 2011-11-11 15:55:36 -0600 | [diff] [blame] | 14 | #include <asm/gpio.h> |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 15 | #include <dm/device-internal.h> |
| 16 | |
| 17 | DECLARE_GLOBAL_DATA_PTR; |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 18 | |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 19 | #define S5P_GPIO_GET_PIN(x) (x % GPIO_PER_BANK) |
Przemyslaw Marczak | b18c47e | 2014-01-22 11:24:10 +0100 | [diff] [blame] | 20 | |
Simon Glass | 3898ab7 | 2014-10-20 19:48:38 -0600 | [diff] [blame] | 21 | #define CON_MASK(val) (0xf << ((val) << 2)) |
| 22 | #define CON_SFR(gpio, cfg) ((cfg) << ((gpio) << 2)) |
| 23 | #define CON_SFR_UNSHIFT(val, gpio) ((val) >> ((gpio) << 2)) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 24 | |
Simon Glass | 3898ab7 | 2014-10-20 19:48:38 -0600 | [diff] [blame] | 25 | #define DAT_MASK(gpio) (0x1 << (gpio)) |
| 26 | #define DAT_SET(gpio) (0x1 << (gpio)) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 27 | |
Simon Glass | 3898ab7 | 2014-10-20 19:48:38 -0600 | [diff] [blame] | 28 | #define PULL_MASK(gpio) (0x3 << ((gpio) << 1)) |
| 29 | #define PULL_MODE(gpio, pull) ((pull) << ((gpio) << 1)) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 30 | |
Simon Glass | 3898ab7 | 2014-10-20 19:48:38 -0600 | [diff] [blame] | 31 | #define DRV_MASK(gpio) (0x3 << ((gpio) << 1)) |
| 32 | #define DRV_SET(gpio, mode) ((mode) << ((gpio) << 1)) |
| 33 | #define RATE_MASK(gpio) (0x1 << (gpio + 16)) |
| 34 | #define RATE_SET(gpio) (0x1 << (gpio + 16)) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 35 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 36 | /* Platform data for each bank */ |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 37 | struct exynos_gpio_plat { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 38 | struct s5p_gpio_bank *bank; |
| 39 | const char *bank_name; /* Name of port, e.g. 'gpa0" */ |
| 40 | }; |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 41 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 42 | /* Information about each bank at run-time */ |
| 43 | struct exynos_bank_info { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 44 | struct s5p_gpio_bank *bank; |
| 45 | }; |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 46 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 47 | static struct s5p_gpio_bank *s5p_gpio_get_bank(unsigned int gpio) |
| 48 | { |
| 49 | const struct gpio_info *data; |
| 50 | unsigned int upto; |
| 51 | int i, count; |
| 52 | |
| 53 | data = get_gpio_data(); |
| 54 | count = get_bank_num(); |
| 55 | upto = 0; |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 56 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 57 | for (i = 0; i < count; i++) { |
| 58 | debug("i=%d, upto=%d\n", i, upto); |
| 59 | if (gpio < data->max_gpio) { |
| 60 | struct s5p_gpio_bank *bank; |
| 61 | bank = (struct s5p_gpio_bank *)data->reg_addr; |
| 62 | bank += (gpio - upto) / GPIO_PER_BANK; |
| 63 | debug("gpio=%d, bank=%p\n", gpio, bank); |
| 64 | return bank; |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 65 | } |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 66 | |
| 67 | upto = data->max_gpio; |
| 68 | data++; |
| 69 | } |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 70 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 71 | return NULL; |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | static void s5p_gpio_cfg_pin(struct s5p_gpio_bank *bank, int gpio, int cfg) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 75 | { |
| 76 | unsigned int value; |
| 77 | |
| 78 | value = readl(&bank->con); |
| 79 | value &= ~CON_MASK(gpio); |
| 80 | value |= CON_SFR(gpio, cfg); |
| 81 | writel(value, &bank->con); |
| 82 | } |
| 83 | |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 84 | static void s5p_gpio_set_value(struct s5p_gpio_bank *bank, int gpio, int en) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 85 | { |
| 86 | unsigned int value; |
| 87 | |
| 88 | value = readl(&bank->dat); |
| 89 | value &= ~DAT_MASK(gpio); |
| 90 | if (en) |
| 91 | value |= DAT_SET(gpio); |
| 92 | writel(value, &bank->dat); |
| 93 | } |
| 94 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 95 | #ifdef CONFIG_SPL_BUILD |
| 96 | /* Common GPIO API - SPL does not support driver model yet */ |
| 97 | int gpio_set_value(unsigned gpio, int value) |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 98 | { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 99 | s5p_gpio_set_value(s5p_gpio_get_bank(gpio), |
| 100 | s5p_gpio_get_pin(gpio), value); |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 101 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 102 | return 0; |
| 103 | } |
| 104 | #else |
| 105 | static int s5p_gpio_get_cfg_pin(struct s5p_gpio_bank *bank, int gpio) |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 106 | { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 107 | unsigned int value; |
| 108 | |
| 109 | value = readl(&bank->con); |
| 110 | value &= CON_MASK(gpio); |
| 111 | return CON_SFR_UNSHIFT(value, gpio); |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | static unsigned int s5p_gpio_get_value(struct s5p_gpio_bank *bank, int gpio) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 115 | { |
| 116 | unsigned int value; |
| 117 | |
| 118 | value = readl(&bank->dat); |
| 119 | return !!(value & DAT_MASK(gpio)); |
| 120 | } |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 121 | #endif /* CONFIG_SPL_BUILD */ |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 122 | |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 123 | static void s5p_gpio_set_pull(struct s5p_gpio_bank *bank, int gpio, int mode) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 124 | { |
| 125 | unsigned int value; |
| 126 | |
| 127 | value = readl(&bank->pull); |
| 128 | value &= ~PULL_MASK(gpio); |
| 129 | |
| 130 | switch (mode) { |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 131 | case S5P_GPIO_PULL_DOWN: |
| 132 | case S5P_GPIO_PULL_UP: |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 133 | value |= PULL_MODE(gpio, mode); |
| 134 | break; |
| 135 | default: |
Minkyu Kang | ced528f | 2010-05-28 12:34:29 +0900 | [diff] [blame] | 136 | break; |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | writel(value, &bank->pull); |
| 140 | } |
| 141 | |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 142 | static void s5p_gpio_set_drv(struct s5p_gpio_bank *bank, int gpio, int mode) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 143 | { |
| 144 | unsigned int value; |
| 145 | |
| 146 | value = readl(&bank->drv); |
| 147 | value &= ~DRV_MASK(gpio); |
| 148 | |
| 149 | switch (mode) { |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 150 | case S5P_GPIO_DRV_1X: |
| 151 | case S5P_GPIO_DRV_2X: |
| 152 | case S5P_GPIO_DRV_3X: |
| 153 | case S5P_GPIO_DRV_4X: |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 154 | value |= DRV_SET(gpio, mode); |
| 155 | break; |
| 156 | default: |
| 157 | return; |
| 158 | } |
| 159 | |
| 160 | writel(value, &bank->drv); |
| 161 | } |
| 162 | |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 163 | static void s5p_gpio_set_rate(struct s5p_gpio_bank *bank, int gpio, int mode) |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 164 | { |
| 165 | unsigned int value; |
| 166 | |
| 167 | value = readl(&bank->drv); |
| 168 | value &= ~RATE_MASK(gpio); |
| 169 | |
| 170 | switch (mode) { |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 171 | case S5P_GPIO_DRV_FAST: |
| 172 | case S5P_GPIO_DRV_SLOW: |
Minkyu Kang | 1edf0f2 | 2010-02-12 18:17:52 +0900 | [diff] [blame] | 173 | value |= RATE_SET(gpio); |
| 174 | break; |
| 175 | default: |
| 176 | return; |
| 177 | } |
| 178 | |
| 179 | writel(value, &bank->drv); |
| 180 | } |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 181 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 182 | int s5p_gpio_get_pin(unsigned gpio) |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 183 | { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 184 | return S5P_GPIO_GET_PIN(gpio); |
| 185 | } |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 186 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 187 | /* Driver model interface */ |
| 188 | #ifndef CONFIG_SPL_BUILD |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 189 | /* set GPIO pin 'gpio' as an input */ |
| 190 | static int exynos_gpio_direction_input(struct udevice *dev, unsigned offset) |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 191 | { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 192 | struct exynos_bank_info *state = dev_get_priv(dev); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 193 | |
| 194 | /* Configure GPIO direction as input. */ |
| 195 | s5p_gpio_cfg_pin(state->bank, offset, S5P_GPIO_INPUT); |
| 196 | |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 197 | return 0; |
| 198 | } |
| 199 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 200 | /* set GPIO pin 'gpio' as an output, with polarity 'value' */ |
| 201 | static int exynos_gpio_direction_output(struct udevice *dev, unsigned offset, |
| 202 | int value) |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 203 | { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 204 | struct exynos_bank_info *state = dev_get_priv(dev); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 205 | |
| 206 | /* Configure GPIO output value. */ |
| 207 | s5p_gpio_set_value(state->bank, offset, value); |
| 208 | |
| 209 | /* Configure GPIO direction as output. */ |
| 210 | s5p_gpio_cfg_pin(state->bank, offset, S5P_GPIO_OUTPUT); |
| 211 | |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 212 | return 0; |
| 213 | } |
| 214 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 215 | /* read GPIO IN value of pin 'gpio' */ |
| 216 | static int exynos_gpio_get_value(struct udevice *dev, unsigned offset) |
| 217 | { |
| 218 | struct exynos_bank_info *state = dev_get_priv(dev); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 219 | |
| 220 | return s5p_gpio_get_value(state->bank, offset); |
| 221 | } |
| 222 | |
| 223 | /* write GPIO OUT value to pin 'gpio' */ |
| 224 | static int exynos_gpio_set_value(struct udevice *dev, unsigned offset, |
| 225 | int value) |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 226 | { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 227 | struct exynos_bank_info *state = dev_get_priv(dev); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 228 | |
| 229 | s5p_gpio_set_value(state->bank, offset, value); |
| 230 | |
Joe Hershberger | f8928f1 | 2011-11-11 15:55:36 -0600 | [diff] [blame] | 231 | return 0; |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 232 | } |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 233 | #endif /* nCONFIG_SPL_BUILD */ |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 234 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 235 | /* |
| 236 | * There is no common GPIO API for pull, drv, pin, rate (yet). These |
| 237 | * functions are kept here to preserve function ordering for review. |
| 238 | */ |
Akshay Saraswat | 1376cdd | 2014-05-13 10:30:14 +0530 | [diff] [blame] | 239 | void gpio_set_pull(int gpio, int mode) |
| 240 | { |
| 241 | s5p_gpio_set_pull(s5p_gpio_get_bank(gpio), |
| 242 | s5p_gpio_get_pin(gpio), mode); |
| 243 | } |
| 244 | |
| 245 | void gpio_set_drv(int gpio, int mode) |
| 246 | { |
| 247 | s5p_gpio_set_drv(s5p_gpio_get_bank(gpio), |
| 248 | s5p_gpio_get_pin(gpio), mode); |
| 249 | } |
| 250 | |
| 251 | void gpio_cfg_pin(int gpio, int cfg) |
| 252 | { |
| 253 | s5p_gpio_cfg_pin(s5p_gpio_get_bank(gpio), |
| 254 | s5p_gpio_get_pin(gpio), cfg); |
| 255 | } |
| 256 | |
| 257 | void gpio_set_rate(int gpio, int mode) |
| 258 | { |
| 259 | s5p_gpio_set_rate(s5p_gpio_get_bank(gpio), |
| 260 | s5p_gpio_get_pin(gpio), mode); |
| 261 | } |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 262 | |
| 263 | #ifndef CONFIG_SPL_BUILD |
| 264 | static int exynos_gpio_get_function(struct udevice *dev, unsigned offset) |
| 265 | { |
| 266 | struct exynos_bank_info *state = dev_get_priv(dev); |
| 267 | int cfg; |
| 268 | |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 269 | cfg = s5p_gpio_get_cfg_pin(state->bank, offset); |
| 270 | if (cfg == S5P_GPIO_OUTPUT) |
| 271 | return GPIOF_OUTPUT; |
| 272 | else if (cfg == S5P_GPIO_INPUT) |
| 273 | return GPIOF_INPUT; |
| 274 | else |
| 275 | return GPIOF_FUNC; |
| 276 | } |
| 277 | |
| 278 | static const struct dm_gpio_ops gpio_exynos_ops = { |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 279 | .direction_input = exynos_gpio_direction_input, |
| 280 | .direction_output = exynos_gpio_direction_output, |
| 281 | .get_value = exynos_gpio_get_value, |
| 282 | .set_value = exynos_gpio_set_value, |
| 283 | .get_function = exynos_gpio_get_function, |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 284 | }; |
| 285 | |
| 286 | static int gpio_exynos_probe(struct udevice *dev) |
| 287 | { |
Simon Glass | de0977b | 2015-03-05 12:25:20 -0700 | [diff] [blame] | 288 | struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev); |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 289 | struct exynos_bank_info *priv = dev_get_priv(dev); |
| 290 | struct exynos_gpio_plat *plat = dev_get_plat(dev); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 291 | |
| 292 | /* Only child devices have ports */ |
| 293 | if (!plat) |
| 294 | return 0; |
| 295 | |
| 296 | priv->bank = plat->bank; |
| 297 | |
| 298 | uc_priv->gpio_count = GPIO_PER_BANK; |
| 299 | uc_priv->bank_name = plat->bank_name; |
| 300 | |
| 301 | return 0; |
| 302 | } |
| 303 | |
| 304 | /** |
| 305 | * We have a top-level GPIO device with no actual GPIOs. It has a child |
| 306 | * device for each Exynos GPIO bank. |
| 307 | */ |
| 308 | static int gpio_exynos_bind(struct udevice *parent) |
| 309 | { |
Simon Glass | 9558862 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 310 | struct exynos_gpio_plat *plat = dev_get_plat(parent); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 311 | struct s5p_gpio_bank *bank, *base; |
| 312 | const void *blob = gd->fdt_blob; |
| 313 | int node; |
| 314 | |
| 315 | /* If this is a child device, there is nothing to do here */ |
| 316 | if (plat) |
| 317 | return 0; |
| 318 | |
Masahiro Yamada | 1096ae1 | 2020-07-17 14:36:46 +0900 | [diff] [blame] | 319 | base = dev_read_addr_ptr(parent); |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 320 | for (node = fdt_first_subnode(blob, dev_of_offset(parent)), bank = base; |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 321 | node > 0; |
| 322 | node = fdt_next_subnode(blob, node), bank++) { |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 323 | struct exynos_gpio_plat *plat; |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 324 | struct udevice *dev; |
| 325 | fdt_addr_t reg; |
| 326 | int ret; |
| 327 | |
| 328 | if (!fdtdec_get_bool(blob, node, "gpio-controller")) |
| 329 | continue; |
| 330 | plat = calloc(1, sizeof(*plat)); |
| 331 | if (!plat) |
| 332 | return -ENOMEM; |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 333 | |
Przemyslaw Marczak | 85ed2b4 | 2015-09-30 13:14:51 +0200 | [diff] [blame] | 334 | plat->bank_name = fdt_get_name(blob, node, NULL); |
Simon Glass | 6996c66 | 2020-11-28 17:50:03 -0700 | [diff] [blame] | 335 | ret = device_bind(parent, parent->driver, plat->bank_name, plat, |
Simon Glass | 9030b39 | 2020-11-28 17:50:04 -0700 | [diff] [blame] | 336 | offset_to_ofnode(node), &dev); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 337 | if (ret) |
| 338 | return ret; |
Przemyslaw Marczak | 85ed2b4 | 2015-09-30 13:14:51 +0200 | [diff] [blame] | 339 | |
Masahiro Yamada | a89b4de | 2020-07-17 14:36:48 +0900 | [diff] [blame] | 340 | reg = dev_read_addr(dev); |
Przemyslaw Marczak | 85ed2b4 | 2015-09-30 13:14:51 +0200 | [diff] [blame] | 341 | if (reg != FDT_ADDR_T_NONE) |
| 342 | bank = (struct s5p_gpio_bank *)((ulong)base + reg); |
| 343 | |
| 344 | plat->bank = bank; |
| 345 | |
| 346 | debug("dev at %p: %s\n", bank, plat->bank_name); |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 347 | } |
| 348 | |
| 349 | return 0; |
| 350 | } |
| 351 | |
| 352 | static const struct udevice_id exynos_gpio_ids[] = { |
| 353 | { .compatible = "samsung,s5pc100-pinctrl" }, |
| 354 | { .compatible = "samsung,s5pc110-pinctrl" }, |
| 355 | { .compatible = "samsung,exynos4210-pinctrl" }, |
| 356 | { .compatible = "samsung,exynos4x12-pinctrl" }, |
| 357 | { .compatible = "samsung,exynos5250-pinctrl" }, |
| 358 | { .compatible = "samsung,exynos5420-pinctrl" }, |
Dzmitry Sankouski | 0061b6f | 2021-10-17 13:45:41 +0300 | [diff] [blame] | 359 | { .compatible = "samsung,exynos78x0-gpio" }, |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 360 | { } |
| 361 | }; |
| 362 | |
| 363 | U_BOOT_DRIVER(gpio_exynos) = { |
| 364 | .name = "gpio_exynos", |
| 365 | .id = UCLASS_GPIO, |
| 366 | .of_match = exynos_gpio_ids, |
| 367 | .bind = gpio_exynos_bind, |
| 368 | .probe = gpio_exynos_probe, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 369 | .priv_auto = sizeof(struct exynos_bank_info), |
Simon Glass | 9b4e0e8 | 2014-10-20 19:48:40 -0600 | [diff] [blame] | 370 | .ops = &gpio_exynos_ops, |
| 371 | }; |
| 372 | #endif |