blob: 8fc51df3d111d8333aa1c1085cb488637f480972 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut24257272017-10-15 15:01:29 +02002/*
3 * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
4 *
5 * Renesas RCar USB HOST xHCI Controller
Marek Vasut24257272017-10-15 15:01:29 +02006 */
7
8#include <common.h>
9#include <clk.h>
10#include <dm.h>
11#include <fdtdec.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070013#include <malloc.h>
Marek Vasut24257272017-10-15 15:01:29 +020014#include <usb.h>
15#include <wait_bit.h>
Simon Glass9bc15642020-02-03 07:36:16 -070016#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060017#include <linux/bitops.h>
Marek Vasut24257272017-10-15 15:01:29 +020018
Jean-Jacques Hiblotad4142b2019-09-11 11:33:46 +020019#include <usb/xhci.h>
Marek Vasut24257272017-10-15 15:01:29 +020020#include "xhci-rcar-r8a779x_usb3_v3.h"
21
22/* Register Offset */
23#define RCAR_USB3_DL_CTRL 0x250 /* FW Download Control & Status */
24#define RCAR_USB3_FW_DATA0 0x258 /* FW Data0 */
25
26/* Register Settings */
27/* FW Download Control & Status */
28#define RCAR_USB3_DL_CTRL_ENABLE BIT(0)
29#define RCAR_USB3_DL_CTRL_FW_SUCCESS BIT(4)
30#define RCAR_USB3_DL_CTRL_FW_SET_DATA0 BIT(8)
31
32struct rcar_xhci_platdata {
33 fdt_addr_t hcd_base;
34 struct clk clk;
35};
36
37/**
38 * Contains pointers to register base addresses
39 * for the usb controller.
40 */
41struct rcar_xhci {
42 struct xhci_ctrl ctrl; /* Needs to come first in this struct! */
43 struct usb_platdata usb_plat;
44 struct xhci_hccr *hcd;
45};
46
47static int xhci_rcar_download_fw(struct rcar_xhci *ctx, const u32 *fw_data,
48 const size_t fw_array_size)
49{
50 void __iomem *regs = (void __iomem *)ctx->hcd;
51 int i, ret;
52
53 /* Download R-Car USB3.0 firmware */
54 setbits_le32(regs + RCAR_USB3_DL_CTRL, RCAR_USB3_DL_CTRL_ENABLE);
55
56 for (i = 0; i < fw_array_size; i++) {
57 writel(fw_data[i], regs + RCAR_USB3_FW_DATA0);
58 setbits_le32(regs + RCAR_USB3_DL_CTRL,
59 RCAR_USB3_DL_CTRL_FW_SET_DATA0);
60
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +010061 ret = wait_for_bit_le32(regs + RCAR_USB3_DL_CTRL,
62 RCAR_USB3_DL_CTRL_FW_SET_DATA0, false,
63 10, false);
Marek Vasut24257272017-10-15 15:01:29 +020064 if (ret)
65 break;
66 }
67
68 clrbits_le32(regs + RCAR_USB3_DL_CTRL, RCAR_USB3_DL_CTRL_ENABLE);
69
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +010070 ret = wait_for_bit_le32(regs + RCAR_USB3_DL_CTRL,
71 RCAR_USB3_DL_CTRL_FW_SUCCESS, true,
72 10, false);
Marek Vasut24257272017-10-15 15:01:29 +020073
74 return ret;
75}
76
77static int xhci_rcar_probe(struct udevice *dev)
78{
79 struct rcar_xhci_platdata *plat = dev_get_platdata(dev);
80 struct rcar_xhci *ctx = dev_get_priv(dev);
81 struct xhci_hcor *hcor;
82 int len, ret;
83
84 ret = clk_get_by_index(dev, 0, &plat->clk);
85 if (ret < 0) {
86 dev_err(dev, "Failed to get USB3 clock\n");
87 return ret;
88 }
89
90 ret = clk_enable(&plat->clk);
91 if (ret) {
92 dev_err(dev, "Failed to enable USB3 clock\n");
93 goto err_clk;
94 }
95
96 ctx->hcd = (struct xhci_hccr *)plat->hcd_base;
97 len = HC_LENGTH(xhci_readl(&ctx->hcd->cr_capbase));
98 hcor = (struct xhci_hcor *)((uintptr_t)ctx->hcd + len);
99
100 ret = xhci_rcar_download_fw(ctx, firmware_r8a779x_usb3_v3,
101 ARRAY_SIZE(firmware_r8a779x_usb3_v3));
102 if (ret) {
103 dev_err(dev, "Failed to download firmware\n");
104 goto err_fw;
105 }
106
107 ret = xhci_register(dev, ctx->hcd, hcor);
108 if (ret) {
109 dev_err(dev, "Failed to register xHCI\n");
110 goto err_fw;
111 }
112
113 return 0;
114
115err_fw:
116 clk_disable(&plat->clk);
117err_clk:
118 clk_free(&plat->clk);
119 return ret;
120}
121
122static int xhci_rcar_deregister(struct udevice *dev)
123{
Matthias Blankertza06ad952018-05-22 15:24:48 +0200124 int ret;
Marek Vasut24257272017-10-15 15:01:29 +0200125 struct rcar_xhci_platdata *plat = dev_get_platdata(dev);
126
Matthias Blankertza06ad952018-05-22 15:24:48 +0200127 ret = xhci_deregister(dev);
128
Marek Vasut24257272017-10-15 15:01:29 +0200129 clk_disable(&plat->clk);
130 clk_free(&plat->clk);
131
Matthias Blankertza06ad952018-05-22 15:24:48 +0200132 return ret;
Marek Vasut24257272017-10-15 15:01:29 +0200133}
134
135static int xhci_rcar_ofdata_to_platdata(struct udevice *dev)
136{
137 struct rcar_xhci_platdata *plat = dev_get_platdata(dev);
138
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900139 plat->hcd_base = dev_read_addr(dev);
Marek Vasut24257272017-10-15 15:01:29 +0200140 if (plat->hcd_base == FDT_ADDR_T_NONE) {
141 debug("Can't get the XHCI register base address\n");
142 return -ENXIO;
143 }
144
145 return 0;
146}
147
148static const struct udevice_id xhci_rcar_ids[] = {
149 { .compatible = "renesas,xhci-r8a7795" },
150 { .compatible = "renesas,xhci-r8a7796" },
Marek Vasutf7da2c72018-02-26 10:35:15 +0100151 { .compatible = "renesas,xhci-r8a77965" },
Marek Vasut24257272017-10-15 15:01:29 +0200152 { }
153};
154
155U_BOOT_DRIVER(usb_xhci) = {
156 .name = "xhci_rcar",
157 .id = UCLASS_USB,
158 .probe = xhci_rcar_probe,
159 .remove = xhci_rcar_deregister,
160 .ops = &xhci_usb_ops,
161 .of_match = xhci_rcar_ids,
162 .ofdata_to_platdata = xhci_rcar_ofdata_to_platdata,
163 .platdata_auto_alloc_size = sizeof(struct rcar_xhci_platdata),
164 .priv_auto_alloc_size = sizeof(struct rcar_xhci),
165 .flags = DM_FLAG_ALLOC_PRIV_DMA,
166};