blob: b8f9125c73be1a0698a83b44e4966c14179de331 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Andy Flemingf5740972008-02-06 01:19:40 -06002 * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
Andy Flemingfecff2b2008-08-31 16:33:26 -050028#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000029#include <common.h>
30#include <watchdog.h>
31#include <command.h>
Andy Flemingfecff2b2008-08-31 16:33:26 -050032#include <tsec.h>
wdenk9c53f402003-10-15 23:53:47 +000033#include <asm/cache.h>
Sergei Poselenovddc1a472008-06-06 15:42:40 +020034#include <asm/io.h>
wdenk9c53f402003-10-15 23:53:47 +000035
James Yang957b1912008-02-08 16:44:53 -060036DECLARE_GLOBAL_DATA_PTR;
37
Kumar Gala8ddf00c2008-06-10 16:53:46 -050038struct cpu_type cpu_type_list [] = {
39 CPU_TYPE_ENTRY(8533, 8533),
40 CPU_TYPE_ENTRY(8533, 8533_E),
Kumar Galacd777282008-08-12 11:14:19 -050041 CPU_TYPE_ENTRY(8536, 8536),
42 CPU_TYPE_ENTRY(8536, 8536_E),
Kumar Gala8ddf00c2008-06-10 16:53:46 -050043 CPU_TYPE_ENTRY(8540, 8540),
44 CPU_TYPE_ENTRY(8541, 8541),
45 CPU_TYPE_ENTRY(8541, 8541_E),
46 CPU_TYPE_ENTRY(8543, 8543),
47 CPU_TYPE_ENTRY(8543, 8543_E),
48 CPU_TYPE_ENTRY(8544, 8544),
49 CPU_TYPE_ENTRY(8544, 8544_E),
50 CPU_TYPE_ENTRY(8545, 8545),
51 CPU_TYPE_ENTRY(8545, 8545_E),
52 CPU_TYPE_ENTRY(8547, 8547_E),
53 CPU_TYPE_ENTRY(8548, 8548),
54 CPU_TYPE_ENTRY(8548, 8548_E),
55 CPU_TYPE_ENTRY(8555, 8555),
56 CPU_TYPE_ENTRY(8555, 8555_E),
57 CPU_TYPE_ENTRY(8560, 8560),
58 CPU_TYPE_ENTRY(8567, 8567),
59 CPU_TYPE_ENTRY(8567, 8567_E),
60 CPU_TYPE_ENTRY(8568, 8568),
61 CPU_TYPE_ENTRY(8568, 8568_E),
62 CPU_TYPE_ENTRY(8572, 8572),
63 CPU_TYPE_ENTRY(8572, 8572_E),
Andy Flemingf5740972008-02-06 01:19:40 -060064};
65
Anatolij Gustschina9e18282008-06-12 12:40:11 +020066struct cpu_type *identify_cpu(u32 ver)
Kumar Gala8ddf00c2008-06-10 16:53:46 -050067{
68 int i;
69 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
70 if (cpu_type_list[i].soc_ver == ver)
71 return &cpu_type_list[i];
Andy Flemingf5740972008-02-06 01:19:40 -060072
Kumar Gala8ddf00c2008-06-10 16:53:46 -050073 return NULL;
74}
Andy Flemingf5740972008-02-06 01:19:40 -060075
wdenk9c53f402003-10-15 23:53:47 +000076int checkcpu (void)
77{
wdenka445ddf2004-06-09 00:34:46 +000078 sys_info_t sysinfo;
79 uint lcrr; /* local bus clock ratio register */
80 uint clkdiv; /* clock divider portion of lcrr */
81 uint pvr, svr;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050082 uint fam;
wdenka445ddf2004-06-09 00:34:46 +000083 uint ver;
84 uint major, minor;
Kumar Gala8ddf00c2008-06-10 16:53:46 -050085 struct cpu_type *cpu;
Wolfgang Denk20591042008-10-19 02:35:49 +020086 char buf1[32], buf2[32];
Kumar Gala54b68102008-05-29 01:21:24 -050087#ifdef CONFIG_DDR_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Jason Jinbfcd6c32008-09-27 14:40:57 +080089 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
90 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Gala54b68102008-05-29 01:21:24 -050091#else
92 u32 ddr_ratio = 0;
93#endif
wdenk9c53f402003-10-15 23:53:47 +000094
wdenka445ddf2004-06-09 00:34:46 +000095 svr = get_svr();
Andy Flemingf5740972008-02-06 01:19:40 -060096 ver = SVR_SOC_VER(svr);
wdenka445ddf2004-06-09 00:34:46 +000097 major = SVR_MAJ(svr);
Kumar Galacd777282008-08-12 11:14:19 -050098#ifdef CONFIG_MPC8536
99 major &= 0x7; /* the msb of this nibble is a mfg code */
100#endif
wdenka445ddf2004-06-09 00:34:46 +0000101 minor = SVR_MIN(svr);
102
Ed Swarthout29155122008-10-08 23:37:59 -0500103#if (CONFIG_NUM_CPUS > 1)
104 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
105 printf("CPU%d: ", pic->whoami);
106#else
wdenk3f3262b2005-03-15 22:56:53 +0000107 puts("CPU: ");
Ed Swarthout29155122008-10-08 23:37:59 -0500108#endif
Andy Flemingf5740972008-02-06 01:19:40 -0600109
Kumar Gala8ddf00c2008-06-10 16:53:46 -0500110 cpu = identify_cpu(ver);
111 if (cpu) {
112 puts(cpu->name);
Andy Flemingf5740972008-02-06 01:19:40 -0600113
Kim Phillipsb4a016e2008-06-17 17:45:22 -0500114 if (IS_E_PROCESSOR(svr))
Kumar Gala8ddf00c2008-06-10 16:53:46 -0500115 puts("E");
116 } else {
wdenka445ddf2004-06-09 00:34:46 +0000117 puts("Unknown");
Kumar Gala8ddf00c2008-06-10 16:53:46 -0500118 }
Andy Flemingf5740972008-02-06 01:19:40 -0600119
wdenka445ddf2004-06-09 00:34:46 +0000120 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk9c53f402003-10-15 23:53:47 +0000121
wdenk3f3262b2005-03-15 22:56:53 +0000122 pvr = get_pvr();
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500123 fam = PVR_FAM(pvr);
wdenk3f3262b2005-03-15 22:56:53 +0000124 ver = PVR_VER(pvr);
125 major = PVR_MAJ(pvr);
126 minor = PVR_MIN(pvr);
127
128 printf("Core: ");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500129 switch (fam) {
130 case PVR_FAM(PVR_85xx):
wdenk3f3262b2005-03-15 22:56:53 +0000131 puts("E500");
132 break;
133 default:
134 puts("Unknown");
135 break;
136 }
137 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
138
wdenka445ddf2004-06-09 00:34:46 +0000139 get_sys_info(&sysinfo);
140
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500141 puts("Clock Configuration:\n");
Wolfgang Denk20591042008-10-19 02:35:49 +0200142 printf(" CPU:%-4s MHz, ", strmhz(buf1, sysinfo.freqProcessor));
143 printf("CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
Kumar Gala54b68102008-05-29 01:21:24 -0500144
Kumar Gala07db1702007-12-07 04:59:26 -0600145 switch (ddr_ratio) {
146 case 0x0:
Wolfgang Denk20591042008-10-19 02:35:49 +0200147 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
148 strmhz(buf1, sysinfo.freqDDRBus/2),
149 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Gala07db1702007-12-07 04:59:26 -0600150 break;
151 case 0x7:
Wolfgang Denk20591042008-10-19 02:35:49 +0200152 printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ",
153 strmhz(buf1, sysinfo.freqDDRBus/2),
154 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Gala07db1702007-12-07 04:59:26 -0600155 break;
156 default:
Wolfgang Denk20591042008-10-19 02:35:49 +0200157 printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ",
158 strmhz(buf1, sysinfo.freqDDRBus/2),
159 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Gala07db1702007-12-07 04:59:26 -0600160 break;
161 }
wdenka445ddf2004-06-09 00:34:46 +0000162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#if defined(CONFIG_SYS_LBC_LCRR)
164 lcrr = CONFIG_SYS_LBC_LCRR;
wdenka445ddf2004-06-09 00:34:46 +0000165#else
166 {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
wdenka445ddf2004-06-09 00:34:46 +0000168
169 lcrr = lbc->lcrr;
170 }
171#endif
172 clkdiv = lcrr & 0x0f;
173 if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
Kumar Galacd777282008-08-12 11:14:19 -0500174#if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544) || \
175 defined(CONFIG_MPC8572) || defined(CONFIG_MPC8536)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500176 /*
177 * Yes, the entire PQ38 family use the same
178 * bit-representation for twice the clock divider values.
179 */
180 clkdiv *= 2;
181#endif
Wolfgang Denk20591042008-10-19 02:35:49 +0200182 printf("LBC:%-4s MHz\n",
183 strmhz(buf1, sysinfo.freqSystemBus / clkdiv));
wdenka445ddf2004-06-09 00:34:46 +0000184 } else {
wdenk3f3262b2005-03-15 22:56:53 +0000185 printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr);
wdenka445ddf2004-06-09 00:34:46 +0000186 }
187
Andy Flemingf5740972008-02-06 01:19:40 -0600188#ifdef CONFIG_CPM2
Wolfgang Denk20591042008-10-19 02:35:49 +0200189 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
Andy Flemingf5740972008-02-06 01:19:40 -0600190#endif
wdenka445ddf2004-06-09 00:34:46 +0000191
wdenk3f3262b2005-03-15 22:56:53 +0000192 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000193
194 return 0;
195}
196
197
198/* ------------------------------------------------------------------------- */
199
200int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
201{
Zang Roy-r61911395478d2006-12-05 16:42:30 +0800202 uint pvr;
203 uint ver;
Sergei Poselenov25147422008-05-08 14:17:08 +0200204 unsigned long val, msr;
205
Zang Roy-r61911395478d2006-12-05 16:42:30 +0800206 pvr = get_pvr();
207 ver = PVR_VER(pvr);
Sergei Poselenov25147422008-05-08 14:17:08 +0200208
Zang Roy-r61911395478d2006-12-05 16:42:30 +0800209 if (ver & 1){
210 /* e500 v2 core has reset control register */
211 volatile unsigned int * rstcr;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212 rstcr = (volatile unsigned int *)(CONFIG_SYS_IMMR + 0xE00B0);
Wolfgang Denk58c495b2007-05-05 18:23:11 +0200213 *rstcr = 0x2; /* HRESET_REQ */
Sergei Poselenov25147422008-05-08 14:17:08 +0200214 udelay(100);
215 }
216
wdenk9c53f402003-10-15 23:53:47 +0000217 /*
Sergei Poselenov25147422008-05-08 14:17:08 +0200218 * Fallthrough if the code above failed
wdenk9c53f402003-10-15 23:53:47 +0000219 * Initiate hard reset in debug control register DBCR0
220 * Make sure MSR[DE] = 1
221 */
urwithsughosh@gmail.com06c2fb92007-09-24 13:32:13 -0400222
Sergei Poselenov25147422008-05-08 14:17:08 +0200223 msr = mfmsr ();
224 msr |= MSR_DE;
225 mtmsr (msr);
urwithsughosh@gmail.com06c2fb92007-09-24 13:32:13 -0400226
Sergei Poselenov25147422008-05-08 14:17:08 +0200227 val = mfspr(DBCR0);
228 val |= 0x70000000;
229 mtspr(DBCR0,val);
230
wdenk9c53f402003-10-15 23:53:47 +0000231 return 1;
232}
233
234
235/*
236 * Get timebase clock frequency
237 */
238unsigned long get_tbclk (void)
239{
James Yang957b1912008-02-08 16:44:53 -0600240 return (gd->bus_clk + 4UL)/8UL;
wdenk9c53f402003-10-15 23:53:47 +0000241}
242
243
244#if defined(CONFIG_WATCHDOG)
245void
246watchdog_reset(void)
247{
248 int re_enable = disable_interrupts();
249 reset_85xx_watchdog();
250 if (re_enable) enable_interrupts();
251}
252
253void
254reset_85xx_watchdog(void)
255{
256 /*
257 * Clear TSR(WIS) bit by writing 1
258 */
259 unsigned long val;
Andy Flemingeac342d2007-04-23 01:44:44 -0500260 val = mfspr(SPRN_TSR);
261 val |= TSR_WIS;
262 mtspr(SPRN_TSR, val);
wdenk9c53f402003-10-15 23:53:47 +0000263}
264#endif /* CONFIG_WATCHDOG */
265
266#if defined(CONFIG_DDR_ECC)
wdenk9c53f402003-10-15 23:53:47 +0000267void dma_init(void) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000269
270 dma->satr0 = 0x02c40000;
271 dma->datr0 = 0x02c40000;
Andy Flemingeac342d2007-04-23 01:44:44 -0500272 dma->sr0 = 0xfffffff; /* clear any errors */
wdenk9c53f402003-10-15 23:53:47 +0000273 asm("sync; isync; msync");
274 return;
275}
276
277uint dma_check(void) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000279 volatile uint status = dma->sr0;
280
281 /* While the channel is busy, spin */
282 while((status & 4) == 4) {
283 status = dma->sr0;
284 }
285
Andy Flemingeac342d2007-04-23 01:44:44 -0500286 /* clear MR0[CS] channel start bit */
287 dma->mr0 &= 0x00000001;
288 asm("sync;isync;msync");
289
wdenk9c53f402003-10-15 23:53:47 +0000290 if (status != 0) {
291 printf ("DMA Error: status = %x\n", status);
292 }
293 return status;
294}
295
296int dma_xfer(void *dest, uint count, void *src) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000298
299 dma->dar0 = (uint) dest;
300 dma->sar0 = (uint) src;
301 dma->bcr0 = count;
302 dma->mr0 = 0xf000004;
303 asm("sync;isync;msync");
304 dma->mr0 = 0xf000005;
305 asm("sync;isync;msync");
306 return dma_check();
307}
308#endif
Andy Flemingfecff2b2008-08-31 16:33:26 -0500309
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200310/*
Sergei Poselenov9030a692008-08-15 15:42:11 +0200311 * Configures a UPM. The function requires the respective MxMR to be set
312 * before calling this function. "size" is the number or entries, not a sizeof.
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200313 */
314void upmconfig (uint upm, uint * table, uint size)
315{
316 int i, mdr, mad, old_mad = 0;
317 volatile u32 *mxmr;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200319 volatile u32 *brp,*orp;
320 volatile u8* dummy = NULL;
321 int upmmask;
322
323 switch (upm) {
324 case UPMA:
325 mxmr = &lbc->mamr;
326 upmmask = BR_MS_UPMA;
327 break;
328 case UPMB:
329 mxmr = &lbc->mbmr;
330 upmmask = BR_MS_UPMB;
331 break;
332 case UPMC:
333 mxmr = &lbc->mcmr;
334 upmmask = BR_MS_UPMC;
335 break;
336 default:
337 printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
338 hang();
339 }
340
341 /* Find the address for the dummy write transaction */
342 for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
343 i++, brp += 2, orp += 2) {
Wolfgang Denk41df50a2008-06-28 23:34:37 +0200344
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200345 /* Look for a valid BR with selected UPM */
Sergei Poselenov9030a692008-08-15 15:42:11 +0200346 if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
347 dummy = (volatile u8*)(in_be32(brp) & BR_BA);
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200348 break;
349 }
350 }
351
352 if (i == 8) {
353 printf("Error: %s() could not find matching BR\n", __FUNCTION__);
354 hang();
355 }
356
357 for (i = 0; i < size; i++) {
358 /* 1 */
Sergei Poselenov9030a692008-08-15 15:42:11 +0200359 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200360 /* 2 */
361 out_be32(&lbc->mdr, table[i]);
362 /* 3 */
363 mdr = in_be32(&lbc->mdr);
364 /* 4 */
365 *(volatile u8 *)dummy = 0;
366 /* 5 */
367 do {
Sergei Poselenov9030a692008-08-15 15:42:11 +0200368 mad = in_be32(mxmr) & MxMR_MAD_MSK;
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200369 } while (mad <= old_mad && !(!mad && i == (size-1)));
370 old_mad = mad;
371 }
Sergei Poselenov9030a692008-08-15 15:42:11 +0200372 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200373}
Ben Warrend448a492008-06-23 22:57:27 -0700374
Ben Warrend448a492008-06-23 22:57:27 -0700375
Andy Flemingfecff2b2008-08-31 16:33:26 -0500376/*
377 * Initializes on-chip ethernet controllers.
378 * to override, implement board_eth_init()
379 */
Ben Warrend448a492008-06-23 22:57:27 -0700380int cpu_eth_init(bd_t *bis)
381{
Andy Flemingfecff2b2008-08-31 16:33:26 -0500382#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85xx_FEC)
383 tsec_standard_init(bis);
Ben Warrend448a492008-06-23 22:57:27 -0700384#endif
Andy Flemingfecff2b2008-08-31 16:33:26 -0500385
Ben Warrend448a492008-06-23 22:57:27 -0700386 return 0;
387}