blob: 6928c33600c0e695819a8880f4ba7de01604bdbc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass1a44e882016-01-19 21:32:30 -07002/*
3 * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
4 * Copyright (C) 2015 Google, Inc
Simon Glass1a44e882016-01-19 21:32:30 -07005 */
6
7#include <common.h>
8#include <dm.h>
9#include <asm/irq.h>
10#include <asm/arch/device.h>
11#include <asm/arch/quark.h>
12
13int quark_irq_router_probe(struct udevice *dev)
14{
15 struct quark_rcba *rcba;
16 u32 base;
17
18 qrk_pci_read_config_dword(QUARK_LEGACY_BRIDGE, LB_RCBA, &base);
19 base &= ~MEM_BAR_EN;
20 rcba = (struct quark_rcba *)base;
21
22 /*
23 * Route Quark PCI device interrupt pin to PIRQ
24 *
25 * Route device#23's INTA/B/C/D to PIRQA/B/C/D
26 * Route device#20,21's INTA/B/C/D to PIRQE/F/G/H
27 */
28 writew(PIRQC, &rcba->rmu_ir);
29 writew(PIRQA | (PIRQB << 4) | (PIRQC << 8) | (PIRQD << 12),
30 &rcba->d23_ir);
31 writew(PIRQD, &rcba->core_ir);
32 writew(PIRQE | (PIRQF << 4) | (PIRQG << 8) | (PIRQH << 12),
33 &rcba->d20d21_ir);
34
35 return irq_router_common_init(dev);
36}
37
38static const struct udevice_id quark_irq_router_ids[] = {
39 { .compatible = "intel,quark-irq-router" },
40 { }
41};
42
43U_BOOT_DRIVER(quark_irq_router_drv) = {
44 .name = "quark_intel_irq",
45 .id = UCLASS_IRQ,
46 .of_match = quark_irq_router_ids,
47 .probe = quark_irq_router_probe,
48};