blob: 7ccb205c6473c716db3c68bc5f2f852611ddd933 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2009-2013 Freescale Semiconductor, Inc.
Camelia Groza6994f3a2021-04-13 19:47:57 +03004 * Copyright 2021 NXP
Shengzhou Liuf13321d2014-03-05 15:04:48 +08005 */
6
7#include <common.h>
8#include <command.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06009#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070010#include <fdt_support.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080011#include <i2c.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060012#include <image.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080014#include <netdev.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080016#include <linux/compiler.h>
17#include <asm/mmu.h>
18#include <asm/processor.h>
19#include <asm/immap_85xx.h>
20#include <asm/fsl_law.h>
21#include <asm/fsl_serdes.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080022#include <asm/fsl_liodn.h>
23#include <fm_eth.h>
24#include "t208xrdb.h"
25#include "cpld.h"
Ying Zhang3861e822015-03-10 14:21:36 +080026#include "../common/vid.h"
Shengzhou Liuf13321d2014-03-05 15:04:48 +080027
28DECLARE_GLOBAL_DATA_PTR;
29
30int checkboard(void)
31{
32 struct cpu_type *cpu = gd->arch.cpu;
33 static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
34
35 printf("Board: %sRDB, ", cpu->name);
36 printf("Board rev: 0x%02x CPLD ver: 0x%02x, boot from ",
37 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
38
39#ifdef CONFIG_SDCARD
40 puts("SD/MMC\n");
41#elif CONFIG_SPIFLASH
42 puts("SPI\n");
43#else
44 u8 reg;
45
46 reg = CPLD_READ(flash_csr);
47
48 if (reg & CPLD_BOOT_SEL) {
49 puts("NAND\n");
50 } else {
51 reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
Shengzhou Liu14139832014-04-18 16:43:41 +080052 printf("NOR vBank%d\n", reg);
Shengzhou Liuf13321d2014-03-05 15:04:48 +080053 }
54#endif
55
56 puts("SERDES Reference Clocks:\n");
57 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
58 printf("SD2_CLK1=%s, SD2_CLK2=%s\n", freq[0], freq[0]);
59
60 return 0;
61}
62
63int board_early_init_r(void)
64{
65 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun220c3462014-06-24 21:16:20 -070066 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Shengzhou Liuf13321d2014-03-05 15:04:48 +080067 /*
68 * Remap Boot flash + PROMJET region to caching-inhibited
69 * so that flash can be erased properly.
70 */
71
72 /* Flush d-cache and invalidate i-cache of any FLASH data */
73 flush_dcache();
74 invalidate_icache();
York Sun220c3462014-06-24 21:16:20 -070075 if (flash_esel == -1) {
76 /* very unlikely unless something is messed up */
77 puts("Error: Could not find TLB for FLASH BASE\n");
78 flash_esel = 2; /* give our best effort to continue */
79 } else {
80 /* invalidate existing TLB entry for flash + promjet */
81 disable_tlb(flash_esel);
82 }
Shengzhou Liuf13321d2014-03-05 15:04:48 +080083
84 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
85 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
86 0, flash_esel, BOOKE_PAGESZ_256M, 1);
87
Ying Zhang3861e822015-03-10 14:21:36 +080088 /*
89 * Adjust core voltage according to voltage ID
90 * This function changes I2C mux to channel 2.
91 */
92 if (adjust_vdd(0))
93 printf("Warning: Adjusting core voltage failed.\n");
Shengzhou Liuf13321d2014-03-05 15:04:48 +080094 return 0;
95}
96
97unsigned long get_board_sys_clk(void)
98{
99 return CONFIG_SYS_CLK_FREQ;
100}
101
102unsigned long get_board_ddr_clk(void)
103{
104 return CONFIG_DDR_CLK_FREQ;
105}
106
107int misc_init_r(void)
108{
Shengzhou Liud703f662015-04-22 10:59:50 +0800109 u8 reg;
110
111 /* Reset CS4315 PHY */
112 reg = CPLD_READ(reset_ctl);
113 reg |= CPLD_RSTCON_EDC_RST;
114 CPLD_WRITE(reset_ctl, reg);
115
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800116 return 0;
117}
118
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900119int ft_board_setup(void *blob, struct bd_info *bd)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800120{
121 phys_addr_t base;
122 phys_size_t size;
123
124 ft_cpu_setup(blob, bd);
125
Simon Glassda1a1342017-08-03 12:22:15 -0600126 base = env_get_bootm_low();
127 size = env_get_bootm_size();
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800128
129 fdt_fixup_memory(blob, (u64)base, (u64)size);
130
131#ifdef CONFIG_PCI
132 pci_of_setup(blob, bd);
133#endif
134
135 fdt_fixup_liodn(blob);
Sriram Dash9fd465c2016-09-16 17:12:15 +0530136 fsl_fdt_fixup_dr_usb(blob, bd);
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800137
138#ifdef CONFIG_SYS_DPAA_FMAN
Madalin Bucur70848512020-04-30 15:59:58 +0300139#ifndef CONFIG_DM_ETH
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800140 fdt_fixup_fman_ethernet(blob);
Camelia Groza6994f3a2021-04-13 19:47:57 +0300141#else
142 fdt_fixup_board_fman_ethernet(blob);
Madalin Bucur70848512020-04-30 15:59:58 +0300143#endif
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800144 fdt_fixup_board_enet(blob);
145#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600146
147 return 0;
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800148}