blob: d428320239425fcf3d1367d7bb23a4c714cdba52 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +09002/*
3 * board/renesas/alt/alt.c
4 *
Mitsuhiro Kimuradde8ca92015-03-04 15:57:03 +09005 * Copyright (C) 2014, 2015 Renesas Electronics Corporation
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +09006 */
7
Simon Glassafb02152019-12-28 10:45:01 -07008#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06009#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070010#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060011#include <init.h>
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090012#include <malloc.h>
Nobuhiro Iwamatsuf07b3242014-12-09 16:20:04 +090013#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060014#include <asm/global_data.h>
Nobuhiro Iwamatsuf07b3242014-12-09 16:20:04 +090015#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060016#include <env_internal.h>
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090017#include <asm/processor.h>
18#include <asm/mach-types.h>
19#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060020#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060021#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090022#include <linux/errno.h>
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090023#include <asm/arch/sys_proto.h>
24#include <asm/gpio.h>
Marek Vasut97a070b2024-02-27 17:05:54 +010025#include <asm/arch/renesas.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090026#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090027#include <netdev.h>
28#include <miiphy.h>
29#include <i2c.h>
30#include <div64.h>
31#include "qos.h"
32
33DECLARE_GLOBAL_DATA_PTR;
34
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090035void s_init(void)
36{
37 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
38 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
39
40 /* Watchdog init */
41 writel(0xA5A5A500, &rwdt->rwtcsra);
42 writel(0xA5A5A500, &swdt->swtcsra);
43
44 /* QoS */
45 qos_init();
46}
47
Marek Vasut37381a22018-04-23 20:24:16 +020048#define TMU0_MSTP125 BIT(25)
49#define MMC0_MSTP315 BIT(15)
Nobuhiro Iwamatsu483729c2014-11-19 14:26:33 +090050
51#define SD1CKCR 0xE6150078
Marek Vasut37381a22018-04-23 20:24:16 +020052#define SD_97500KHZ 0x7
Nobuhiro Iwamatsu10e8bde2014-11-10 09:16:43 +090053
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090054int board_early_init_f(void)
55{
56 /* TMU */
57 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
58
Marek Vasut37381a22018-04-23 20:24:16 +020059 /* Set SD1 to the 97.5MHz */
60 writel(SD_97500KHZ, SD1CKCR);
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090061
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090062 return 0;
63}
64
Marek Vasut37381a22018-04-23 20:24:16 +020065#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
66
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090067int board_init(void)
68{
69 /* adress of boot parameters */
Tom Rinibb4dd962022-11-16 13:10:37 -050070 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090071
Marek Vasut37381a22018-04-23 20:24:16 +020072 /* Force ethernet PHY out of reset */
73 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
74 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090075 mdelay(20);
Marek Vasut37381a22018-04-23 20:24:16 +020076 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090077 udelay(1);
78
79 return 0;
80}
81
Marek Vasut37381a22018-04-23 20:24:16 +020082int dram_init(void)
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090083{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053084 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut37381a22018-04-23 20:24:16 +020085 return -EINVAL;
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090086
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090087 return 0;
Nobuhiro Iwamatsu86690f52014-12-03 15:30:30 +090088}
89
Marek Vasut37381a22018-04-23 20:24:16 +020090int dram_init_banksize(void)
Nobuhiro Iwamatsu86690f52014-12-03 15:30:30 +090091{
Marek Vasut37381a22018-04-23 20:24:16 +020092 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu483729c2014-11-19 14:26:33 +090093
Marek Vasut37381a22018-04-23 20:24:16 +020094 return 0;
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090095}
96
Marek Vasut37381a22018-04-23 20:24:16 +020097/* KSZ8041RNLI */
98#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +010099#define PHY_LED_MODE 0xC000
Marek Vasut37381a22018-04-23 20:24:16 +0200100#define PHY_LED_MODE_ACK 0x4000
101int board_phy_config(struct phy_device *phydev)
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +0900102{
Marek Vasut37381a22018-04-23 20:24:16 +0200103 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
104 ret &= ~PHY_LED_MODE;
105 ret |= PHY_LED_MODE_ACK;
106 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +0900107
108 return 0;
109}
110
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100111void reset_cpu(void)
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +0900112{
Marek Vasut37381a22018-04-23 20:24:16 +0200113 struct udevice *dev;
Marek Vasute1ae9632019-03-30 08:24:19 +0100114 const u8 pmic_bus = 7;
Marek Vasut37381a22018-04-23 20:24:16 +0200115 const u8 pmic_addr = 0x58;
116 u8 data;
117 int ret;
118
119 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
120 if (ret)
121 hang();
122
123 ret = dm_i2c_read(dev, 0x13, &data, 1);
124 if (ret)
125 hang();
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +0900126
Marek Vasut37381a22018-04-23 20:24:16 +0200127 data |= BIT(1);
128
129 ret = dm_i2c_write(dev, 0x13, &data, 1);
130 if (ret)
131 hang();
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +0900132}
Nobuhiro Iwamatsuf07b3242014-12-09 16:20:04 +0900133
Marek Vasut37381a22018-04-23 20:24:16 +0200134enum env_location env_get_location(enum env_operation op, int prio)
135{
136 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsuf07b3242014-12-09 16:20:04 +0900137
Marek Vasut37381a22018-04-23 20:24:16 +0200138 /* Block environment access if loaded using JTAG */
139 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
140 (op != ENVOP_INIT))
141 return ENVL_UNKNOWN;
142
143 if (prio)
144 return ENVL_UNKNOWN;
145
146 return ENVL_SPI_FLASH;
147}