blob: 273345772a548913ec955a4f402e2ebb654ab01c [file] [log] [blame]
jason56ef75c2013-11-06 22:59:08 +08001/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05002 * Hayden Fraser (Hayden.Fraser@freescale.com)
3 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liewdd8513c2008-07-23 17:11:47 -05005 */
6
7#ifndef _M5253DEMO_H
8#define _M5253DEMO_H
9
TsiChung Liewdd8513c2008-07-23 17:11:47 -050010#define CONFIG_M5253DEMO /* define board type */
11
12#define CONFIG_MCFTMR
13
14#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020015#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050016#define CONFIG_BAUDRATE 115200
TsiChung Liewdd8513c2008-07-23 17:11:47 -050017
18#undef CONFIG_WATCHDOG /* disable watchdog */
19
TsiChung Liewdd8513c2008-07-23 17:11:47 -050020
21/* Configuration for environment
22 * Environment is embedded in u-boot in the second sector of the flash
23 */
24#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020025# define CONFIG_ENV_OFFSET 0x4000
26# define CONFIG_ENV_SECT_SIZE 0x1000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020027# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liewdd8513c2008-07-23 17:11:47 -050028#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020030# define CONFIG_ENV_SECT_SIZE 0x1000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020031# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liewdd8513c2008-07-23 17:11:47 -050032#endif
33
angelo@sysam.it6312a952015-03-29 22:54:16 +020034#define LDS_BOARD_TEXT \
35 . = DEFINED(env_offset) ? env_offset : .; \
36 common/env_embedded.o (.text*);
37
TsiChung Liewdd8513c2008-07-23 17:11:47 -050038/*
39 * Command line configuration.
40 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050041#define CONFIG_CMD_IDE
TsiChung Liewdd8513c2008-07-23 17:11:47 -050042
43#ifdef CONFIG_CMD_IDE
44/* ATA */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050045# define CONFIG_IDE_RESET 1
46# define CONFIG_IDE_PREINIT 1
47# define CONFIG_ATAPI
48# undef CONFIG_LBA48
49
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050# define CONFIG_SYS_IDE_MAXBUS 1
51# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liewdd8513c2008-07-23 17:11:47 -050052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
54# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
57# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
58# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
59# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050060#endif
61
62#define CONFIG_DRIVER_DM9000
63#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000064# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050065# define DM9000_IO CONFIG_DM9000_BASE
66# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
67# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080068# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050069
TsiChung Liewdd8513c2008-07-23 17:11:47 -050070# define CONFIG_OVERWRITE_ETHADDR_ONCE
71
72# define CONFIG_EXTRA_ENV_SETTINGS \
73 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020074 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050075 "loadaddr=10000\0" \
76 "u-boot=u-boot.bin\0" \
77 "load=tftp ${loadaddr) ${u-boot}\0" \
78 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060079 "prog=prot off 0xff800000 0xff82ffff;" \
80 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050081 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050082 "save\0" \
83 ""
84#endif
85
86#define CONFIG_HOSTNAME M5253DEMO
87
TsiChung Liew0c1e3252008-08-19 03:01:19 +060088/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020089#define CONFIG_SYS_I2C
90#define CONFIG_SYS_I2C_FSL
91#define CONFIG_SYS_FSL_I2C_SPEED 80000
92#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
93#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
95#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
96#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
97#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500100
101#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500103#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500105#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
107#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
108#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_MEMTEST_START 0x400
113#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
116#define CONFIG_SYS_FAST_CLK
117#ifdef CONFIG_SYS_FAST_CLK
118# define CONFIG_SYS_PLLCR 0x1243E054
119# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500120#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121# define CONFIG_SYS_PLLCR 0x135a4140
122# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500123#endif
124
125/*
126 * Low Level Configuration Settings
127 * (address mappings, register initial values, etc.)
128 * You should know what you are doing if you make changes here.
129 */
130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
132#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500133
134/*
135 * Definitions for initial stack pointer and data area (in DPRAM)
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200138#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200139#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500141
142/*
143 * Start addresses for the final memory configuration
144 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500146 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_SDRAM_BASE 0x00000000
148#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500149
150#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500152#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500154#endif
155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_MONITOR_LEN 0x40000
157#define CONFIG_SYS_MALLOC_LEN (256 << 10)
158#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500159
160/*
161 * For booting Linux, the board info and command line data
162 * have to be in the first 8 MB of memory, since this is
163 * the maximum mapped by the Linux kernel during initialization ??
164 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000166#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500167
168/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000169#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
171#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
172#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500173
174#define FLASH_SST6401B 0x200
175#define SST_ID_xF6401B 0x236D236D
176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#undef CONFIG_SYS_FLASH_CFI
178#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500179/*
180 * Unable to use CFI driver, due to incompatible sector erase command by SST.
181 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
182 * 0x30 is block erase in SST
183 */
Jean-Christophe PLAGNIOL-VILLARD7298b0b2008-08-15 18:32:41 +0200184# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185# define CONFIG_SYS_FLASH_SIZE 0x800000
186# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500187# define CONFIG_FLASH_CFI_LEGACY
188#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189# define CONFIG_SYS_SST_SECT 2048
190# define CONFIG_SYS_SST_SECTSZ 0x1000
191# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500192#endif
193
194/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500196
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600197#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200198 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600199#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200200 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600201#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
202#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
203 CF_ADDRMASK(8) | \
204 CF_ACR_EN | CF_ACR_SM_ALL)
205#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
206 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
207 CF_ACR_EN | CF_ACR_SM_ALL)
208#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
209 CF_CACR_DBWE)
210
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500211/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500213
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000214#define CONFIG_SYS_CS0_BASE 0xFF800000
215#define CONFIG_SYS_CS0_MASK 0x007F0021
216#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500217
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000218#define CONFIG_SYS_CS1_BASE 0xE0000000
219#define CONFIG_SYS_CS1_MASK 0x00000001
220#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500221
222/*-----------------------------------------------------------------------
223 * Port configuration
224 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
226#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
227#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
228#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
229#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
230#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
231#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500232
233#endif /* _M5253DEMO_H */