blob: 723fad328cefda9886834de21894a652eabe9d78 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23
24extern long int spd_sdram (void);
25
26#include <common.h>
27#include "ebony.h"
28#include <asm/processor.h>
29
30#define BOOT_SMALL_FLASH 32 /* 00100000 */
31#define FLASH_ONBD_N 2 /* 00000010 */
32#define FLASH_SRAM_SEL 1 /* 00000001 */
33
34long int fixed_sdram (void);
35
36int board_pre_init (void)
37{
38 uint reg;
39 unsigned char *fpga_base = (unsigned char *) CFG_FPGA_BASE;
40 unsigned char status;
41
42
43 /*--------------------------------------------------------------------
44 * Setup the external bus controller/chip selects
45 *-------------------------------------------------------------------*/
46 mtdcr (ebccfga, xbcfg);
47 reg = mfdcr (ebccfgd);
48 mtdcr (ebccfgd, reg | 0x04000000); /* Set ATC */
49
50 mtebc (pb1ap, 0x02815480); /* NVRAM/RTC */
51 mtebc (pb1cr, 0x48018000); /* BA=0x480 1MB R/W 8-bit */
52 mtebc (pb7ap, 0x01015280); /* FPGA registers */
53 mtebc (pb7cr, 0x48318000); /* BA=0x483 1MB R/W 8-bit */
54
55 /* read FPGA_REG0 and set the bus controller */
56 status = *fpga_base;
57 if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) {
58 mtebc (pb0ap, 0x9b015480); /* FLASH/SRAM */
59 mtebc (pb0cr, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
60 mtebc (pb2ap, 0x9b015480); /* 4MB FLASH */
61 mtebc (pb2cr, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */
62 } else {
63 mtebc (pb0ap, 0x9b015480); /* 4MB FLASH */
64 mtebc (pb0cr, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */
65
66 /* set CS2 if FLASH_ONBD_N == 0 */
67 if (!(status & FLASH_ONBD_N)) {
68 mtebc (pb2ap, 0x9b015480); /* FLASH/SRAM */
69 mtebc (pb2cr, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */
70 }
71 }
72
73 /*--------------------------------------------------------------------
74 * Setup the interrupt controller polarities, triggers, etc.
75 *-------------------------------------------------------------------*/
76 mtdcr (uic0sr, 0xffffffff); /* clear all */
77 mtdcr (uic0er, 0x00000000); /* disable all */
78 mtdcr (uic0cr, 0x00000009); /* SMI & UIC1 crit are critical */
79 mtdcr (uic0pr, 0xfffffe13); /* per ref-board manual */
80 mtdcr (uic0tr, 0x01c00008); /* per ref-board manual */
81 mtdcr (uic0vr, 0x00000001); /* int31 highest, base=0x000 */
82 mtdcr (uic0sr, 0xffffffff); /* clear all */
83
84 mtdcr (uic1sr, 0xffffffff); /* clear all */
85 mtdcr (uic1er, 0x00000000); /* disable all */
86 mtdcr (uic1cr, 0x00000000); /* all non-critical */
87 mtdcr (uic1pr, 0xffffe0ff); /* per ref-board manual */
88 mtdcr (uic1tr, 0x00ffc000); /* per ref-board manual */
89 mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
90 mtdcr (uic1sr, 0xffffffff); /* clear all */
91
92 return 0;
93}
94
95
96
97int checkboard (void)
98{
99 sys_info_t sysinfo;
100
101 get_sys_info (&sysinfo);
102
103 printf ("Board: IBM 440GP Evaluation Board (Ebony)\n");
104 printf ("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
105 printf ("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
106 printf ("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
107 printf ("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
108 printf ("\tEPB: %lu MHz\n", sysinfo.freqEPB / 1000000);
109 return (0);
110}
111
112
113long int initdram (int board_type)
114{
115 long dram_size = 0;
116 extern long spd_sdram (void);
117
118#if defined(CONFIG_SPD_EEPROM)
119 dram_size = spd_sdram ();
120#else
121 dram_size = fixed_sdram ();
122#endif
123 return dram_size;
124}
125
126
127#if defined(CFG_DRAM_TEST)
128int testdram (void)
129{
130 uint *pstart = (uint *) 0x00000000;
131 uint *pend = (uint *) 0x08000000;
132 uint *p;
133
134 for (p = pstart; p < pend; p++)
135 *p = 0xaaaaaaaa;
136
137 for (p = pstart; p < pend; p++) {
138 if (*p != 0xaaaaaaaa) {
139 printf ("SDRAM test fails at: %08x\n", (uint) p);
140 return 1;
141 }
142 }
143
144 for (p = pstart; p < pend; p++)
145 *p = 0x55555555;
146
147 for (p = pstart; p < pend; p++) {
148 if (*p != 0x55555555) {
149 printf ("SDRAM test fails at: %08x\n", (uint) p);
150 return 1;
151 }
152 }
153 return 0;
154}
155#endif
156
157#if !defined(CONFIG_SPD_EEPROM)
158/*************************************************************************
159 * fixed sdram init -- doesn't use serial presence detect.
160 *
161 * Assumes: 128 MB, non-ECC, non-registered
162 * PLB @ 133 MHz
163 *
164 ************************************************************************/
165long int fixed_sdram (void)
166{
167 uint reg;
168
169 /*--------------------------------------------------------------------
170 * Setup some default
171 *------------------------------------------------------------------*/
172 mtsdram (mem_uabba, 0x00000000); /* ubba=0 (default) */
173 mtsdram (mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
174 mtsdram (mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
175 mtsdram (mem_wddctr, 0x00000000); /* wrcp=0 dcd=0 */
176 mtsdram (mem_clktr, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
177
178 /*--------------------------------------------------------------------
179 * Setup for board-specific specific mem
180 *------------------------------------------------------------------*/
181 /*
182 * Following for CAS Latency = 2.5 @ 133 MHz PLB
183 */
184 mtsdram (mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
185 mtsdram (mem_tr0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
186 /* RA=10 RD=3 */
187 mtsdram (mem_tr1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
188 mtsdram (mem_rtr, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
189 mtsdram (mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
190 udelay (400); /* Delay 200 usecs (min) */
191
192 /*--------------------------------------------------------------------
193 * Enable the controller, then wait for DCEN to complete
194 *------------------------------------------------------------------*/
195 mtsdram (mem_cfg0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
196 for (;;) {
197 mfsdram (mem_mcsts, reg);
198 if (reg & 0x80000000)
199 break;
200 }
201
202 return (128 * 1024 * 1024); /* 128 MB */
203}
204#endif /* !defined(CONFIG_SPD_EEPROM) */
205
206
207/*************************************************************************
208 * pci_pre_init
209 *
210 * This routine is called just prior to registering the hose and gives
211 * the board the opportunity to check things. Returning a value of zero
212 * indicates that things are bad & PCI initialization should be aborted.
213 *
214 * Different boards may wish to customize the pci controller structure
215 * (add regions, override default access routines, etc) or perform
216 * certain pre-initialization actions.
217 *
218 ************************************************************************/
219#if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
220int pci_pre_init(struct pci_controller * hose )
221{
222 unsigned long strap;
223
224 /*--------------------------------------------------------------------------+
225 * The ebony board is always configured as the host & requires the
226 * PCI arbiter to be enabled.
227 *--------------------------------------------------------------------------*/
228 strap = mfdcr(cpc0_strp1);
229 if( (strap & 0x00100000) == 0 ){
230 printf("PCI: CPC0_STRP1[PAE] not set.\n");
231 return 0;
232 }
233
234 return 1;
235}
236#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
237
238/*************************************************************************
239 * pci_target_init
240 *
241 * The bootstrap configuration provides default settings for the pci
242 * inbound map (PIM). But the bootstrap config choices are limited and
243 * may not be sufficient for a given board.
244 *
245 ************************************************************************/
246#if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
247void pci_target_init(struct pci_controller * hose )
248{
249 DECLARE_GLOBAL_DATA_PTR;
250
251 /*--------------------------------------------------------------------------+
252 * Disable everything
253 *--------------------------------------------------------------------------*/
254 out32r( PCIX0_PIM0SA, 0 ); /* disable */
255 out32r( PCIX0_PIM1SA, 0 ); /* disable */
256 out32r( PCIX0_PIM2SA, 0 ); /* disable */
257 out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
258
259 /*--------------------------------------------------------------------------+
260 * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
261 * options to not support sizes such as 128/256 MB.
262 *--------------------------------------------------------------------------*/
263 out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
264 out32r( PCIX0_PIM0LAH, 0 );
265 out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
266
267 out32r( PCIX0_BAR0, 0 );
268
269 /*--------------------------------------------------------------------------+
270 * Program the board's subsystem id/vendor id
271 *--------------------------------------------------------------------------*/
272 out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
273 out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
274
275 out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
276}
277#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
278
279
280/*************************************************************************
281 * is_pci_host
282 *
283 * This routine is called to determine if a pci scan should be
284 * performed. With various hardware environments (especially cPCI and
285 * PPMC) it's insufficient to depend on the state of the arbiter enable
286 * bit in the strap register, or generic host/adapter assumptions.
287 *
288 * Rather than hard-code a bad assumption in the general 440 code, the
289 * 440 pci code requires the board to decide at runtime.
290 *
291 * Return 0 for adapter mode, non-zero for host (monarch) mode.
292 *
293 *
294 ************************************************************************/
295#if defined(CONFIG_PCI)
296int is_pci_host(struct pci_controller *hose)
297{
298 /* The ebony board is always configured as host. */
299 return(1);
300}
301#endif /* defined(CONFIG_PCI) */