blob: 6d2e62f5594a4ae4ab72eddad8f4bdcf3196b0a7 [file] [log] [blame]
Tom Warren41b68382011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
Tom Warrenab371962012-09-19 15:50:56 -070024#ifndef _TEGRA_H_
25#define _TEGRA_H_
Tom Warren41b68382011-01-27 10:58:05 +000026
Tom Warren112a1882011-04-14 12:18:06 +000027#define NV_PA_ARM_PERIPHBASE 0x50040000
28#define NV_PA_PG_UP_BASE 0x60000000
Tom Warren41b68382011-01-27 10:58:05 +000029#define NV_PA_TMRUS_BASE 0x60005010
30#define NV_PA_CLK_RST_BASE 0x60006000
Tom Warren112a1882011-04-14 12:18:06 +000031#define NV_PA_FLOW_BASE 0x60007000
Tom Warren80205862011-04-14 12:09:40 +000032#define NV_PA_GPIO_BASE 0x6000D000
Tom Warren112a1882011-04-14 12:18:06 +000033#define NV_PA_EVP_BASE 0x6000F000
Tom Warren41b68382011-01-27 10:58:05 +000034#define NV_PA_APB_MISC_BASE 0x70000000
Tom Warren22562a42012-09-04 17:00:24 -070035#define NV_PA_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800)
Tom Warren41b68382011-01-27 10:58:05 +000036#define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000)
37#define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040)
38#define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200)
39#define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300)
40#define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400)
Tom Warren22562a42012-09-04 17:00:24 -070041#define NV_PA_NAND_BASE (NV_PA_APB_MISC_BASE + 0x8000)
42#define NV_PA_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380)
Tom Warrenab371962012-09-19 15:50:56 -070043#define TEGRA_DVC_BASE (NV_PA_APB_MISC_BASE + 0xD000)
Tom Warren22562a42012-09-04 17:00:24 -070044#define NV_PA_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400)
Tom Warrenab371962012-09-19 15:50:56 -070045#define NV_PA_EMC_BASE (NV_PA_APB_MISC_BASE + 0xF400)
Tom Warren22562a42012-09-04 17:00:24 -070046#define NV_PA_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800)
Tom Warren112a1882011-04-14 12:18:06 +000047#define NV_PA_CSITE_BASE 0x70040000
Jim Lin5a057e32012-06-24 20:40:57 +000048#define TEGRA_USB_ADDR_MASK 0xFFFFC000
Tom Warren41b68382011-01-27 10:58:05 +000049
Tom Warren22562a42012-09-04 17:00:24 -070050#define NV_PA_SDRC_CS0 NV_PA_SDRAM_BASE
Tom Warren41b68382011-01-27 10:58:05 +000051#define LOW_LEVEL_SRAM_STACK 0x4000FFFC
Tom Warren112a1882011-04-14 12:18:06 +000052#define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000)
53#define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096)
54#define PG_UP_TAG_AVP 0xAAAAAAAA
Tom Warren41b68382011-01-27 10:58:05 +000055
56#ifndef __ASSEMBLY__
57struct timerus {
58 unsigned int cntr_1us;
59};
Simon Glass1fed82a2012-04-02 13:18:50 +000060
61/* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */
Tom Warrenab371962012-09-19 15:50:56 -070062#define NV_WB_RUN_ADDRESS 0x40020000
Simon Glass1fed82a2012-04-02 13:18:50 +000063
Tom Warren7ee52b02012-05-30 14:06:09 -070064#define NVBOOTINFOTABLE_BCTSIZE 0x38 /* BCT size in BIT in IRAM */
65#define NVBOOTINFOTABLE_BCTPTR 0x3C /* BCT pointer in BIT in IRAM */
Tom Warren7ee52b02012-05-30 14:06:09 -070066
Simon Glass1fed82a2012-04-02 13:18:50 +000067/* These are the available SKUs (product types) for Tegra */
68enum {
69 SKU_ID_T20 = 0x8,
70 SKU_ID_T25SE = 0x14,
71 SKU_ID_AP25 = 0x17,
72 SKU_ID_T25 = 0x18,
73 SKU_ID_AP25E = 0x1b,
74 SKU_ID_T25E = 0x1c,
75};
76
77/* These are the SOC categories that affect clocking */
78enum {
79 TEGRA_SOC_T20,
80 TEGRA_SOC_T25,
81
82 TEGRA_SOC_COUNT,
83 TEGRA_SOC_UNKNOWN = -1,
84};
85
Tom Warren41b68382011-01-27 10:58:05 +000086#else /* __ASSEMBLY__ */
Tom Warren22562a42012-09-04 17:00:24 -070087#define PRM_RSTCTRL NV_PA_PMC_BASE
Tom Warren41b68382011-01-27 10:58:05 +000088#endif
89
Tom Warrenab371962012-09-19 15:50:56 -070090#endif /* TEGRA_H */