blob: 7605e77bc1f9c10fffee44d0e35aa390b7b5bf3f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glasse161ccf2012-10-17 13:24:51 +00002/*
3 * Copyright (c) 2011 The Chromium OS Authors.
Simon Glasse161ccf2012-10-17 13:24:51 +00004 */
Simon Glassb1c50fb2016-01-30 16:37:57 -07005
Svyatoslav Ryhel7673aba2023-03-27 11:11:46 +03006#include <backlight.h>
Simon Glasse865ef32016-01-30 16:37:56 -07007#include <dm.h>
Simon Glasse161ccf2012-10-17 13:24:51 +00008#include <fdtdec.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Simon Glass44fe9e42016-05-08 16:55:20 -060010#include <panel.h>
Simon Glass655306c2020-05-10 11:39:58 -060011#include <part.h>
Simon Glassd8af3c92016-01-30 16:38:01 -070012#include <pwm.h>
Simon Glasse865ef32016-01-30 16:37:56 -070013#include <video.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Simon Glasse161ccf2012-10-17 13:24:51 +000016#include <asm/system.h>
17#include <asm/gpio.h>
Simon Glassd8fc3c52016-01-30 16:37:53 -070018#include <asm/io.h>
Simon Glasse161ccf2012-10-17 13:24:51 +000019
20#include <asm/arch/clock.h>
21#include <asm/arch/funcmux.h>
22#include <asm/arch/pinmux.h>
23#include <asm/arch/pwm.h>
24#include <asm/arch/display.h>
Simon Glasse161ccf2012-10-17 13:24:51 +000025
26DECLARE_GLOBAL_DATA_PTR;
27
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +020028/* Holder of Tegra per-SOC DC differences */
29struct tegra_dc_soc_info {
30 bool has_timer;
31 bool has_rgb;
32};
33
Simon Glass923128f2016-01-30 16:37:55 -070034/* Information about the display controller */
35struct tegra_lcd_priv {
Simon Glass923128f2016-01-30 16:37:55 -070036 int width; /* width in pixels */
37 int height; /* height in pixels */
Simon Glass44fe9e42016-05-08 16:55:20 -060038 enum video_log2_bpp log2_bpp; /* colour depth */
39 struct display_timing timing;
40 struct udevice *panel;
Svyatoslav Ryhel9716fe52023-03-27 11:11:44 +030041 struct dc_ctlr *dc; /* Display controller regmap */
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +020042 const struct tegra_dc_soc_info *soc;
Simon Glass923128f2016-01-30 16:37:55 -070043 fdt_addr_t frame_buffer; /* Address of frame buffer */
44 unsigned pixel_clock; /* Pixel clock in Hz */
Svyatoslav Ryhelc1f260a2023-03-27 11:11:42 +030045 int dc_clk[2]; /* Contains clk and its parent */
Svyatoslav Ryhel4f5b79b2023-03-27 11:11:45 +030046 bool rotation; /* 180 degree panel turn */
Simon Glass923128f2016-01-30 16:37:55 -070047};
48
Simon Glasse161ccf2012-10-17 13:24:51 +000049enum {
50 /* Maximum LCD size we support */
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +020051 LCD_MAX_WIDTH = 2560,
52 LCD_MAX_HEIGHT = 1600,
Simon Glasse865ef32016-01-30 16:37:56 -070053 LCD_MAX_LOG2_BPP = VIDEO_BPP16,
Simon Glasse161ccf2012-10-17 13:24:51 +000054};
55
Svyatoslav Ryhel4f5b79b2023-03-27 11:11:45 +030056static void update_window(struct tegra_lcd_priv *priv,
57 struct disp_ctl_win *win)
Simon Glassd8fc3c52016-01-30 16:37:53 -070058{
Svyatoslav Ryhel4f5b79b2023-03-27 11:11:45 +030059 struct dc_ctlr *dc = priv->dc;
Simon Glassd8fc3c52016-01-30 16:37:53 -070060 unsigned h_dda, v_dda;
61 unsigned long val;
62
63 val = readl(&dc->cmd.disp_win_header);
64 val |= WINDOW_A_SELECT;
65 writel(val, &dc->cmd.disp_win_header);
66
67 writel(win->fmt, &dc->win.color_depth);
68
69 clrsetbits_le32(&dc->win.byte_swap, BYTE_SWAP_MASK,
70 BYTE_SWAP_NOSWAP << BYTE_SWAP_SHIFT);
71
72 val = win->out_x << H_POSITION_SHIFT;
73 val |= win->out_y << V_POSITION_SHIFT;
74 writel(val, &dc->win.pos);
75
76 val = win->out_w << H_SIZE_SHIFT;
77 val |= win->out_h << V_SIZE_SHIFT;
78 writel(val, &dc->win.size);
79
80 val = (win->w * win->bpp / 8) << H_PRESCALED_SIZE_SHIFT;
81 val |= win->h << V_PRESCALED_SIZE_SHIFT;
82 writel(val, &dc->win.prescaled_size);
83
84 writel(0, &dc->win.h_initial_dda);
85 writel(0, &dc->win.v_initial_dda);
86
87 h_dda = (win->w * 0x1000) / max(win->out_w - 1, 1U);
88 v_dda = (win->h * 0x1000) / max(win->out_h - 1, 1U);
89
90 val = h_dda << H_DDA_INC_SHIFT;
91 val |= v_dda << V_DDA_INC_SHIFT;
92 writel(val, &dc->win.dda_increment);
93
94 writel(win->stride, &dc->win.line_stride);
95 writel(0, &dc->win.buf_stride);
96
97 val = WIN_ENABLE;
98 if (win->bpp < 24)
99 val |= COLOR_EXPAND;
Svyatoslav Ryhel4f5b79b2023-03-27 11:11:45 +0300100
101 if (priv->rotation)
102 val |= H_DIRECTION | V_DIRECTION;
103
Simon Glassd8fc3c52016-01-30 16:37:53 -0700104 writel(val, &dc->win.win_opt);
105
106 writel((unsigned long)win->phys_addr, &dc->winbuf.start_addr);
107 writel(win->x, &dc->winbuf.addr_h_offset);
108 writel(win->y, &dc->winbuf.addr_v_offset);
109
110 writel(0xff00, &dc->win.blend_nokey);
111 writel(0xff00, &dc->win.blend_1win);
112
113 val = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
114 val |= GENERAL_UPDATE | WIN_A_UPDATE;
115 writel(val, &dc->cmd.state_ctrl);
116}
117
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200118static int update_display_mode(struct tegra_lcd_priv *priv)
Simon Glassd8fc3c52016-01-30 16:37:53 -0700119{
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200120 struct dc_disp_reg *disp = &priv->dc->disp;
Simon Glass44fe9e42016-05-08 16:55:20 -0600121 struct display_timing *dt = &priv->timing;
Simon Glassd8fc3c52016-01-30 16:37:53 -0700122 unsigned long val;
123 unsigned long rate;
124 unsigned long div;
125
126 writel(0x0, &disp->disp_timing_opt);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700127
Simon Glass44fe9e42016-05-08 16:55:20 -0600128 writel(1 | 1 << 16, &disp->ref_to_sync);
129 writel(dt->hsync_len.typ | dt->vsync_len.typ << 16, &disp->sync_width);
130 writel(dt->hback_porch.typ | dt->vback_porch.typ << 16,
131 &disp->back_porch);
132 writel((dt->hfront_porch.typ - 1) | (dt->vfront_porch.typ - 1) << 16,
133 &disp->front_porch);
134 writel(dt->hactive.typ | (dt->vactive.typ << 16), &disp->disp_active);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700135
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200136 if (priv->soc->has_rgb) {
137 val = DE_SELECT_ACTIVE << DE_SELECT_SHIFT;
138 val |= DE_CONTROL_NORMAL << DE_CONTROL_SHIFT;
139 writel(val, &disp->data_enable_opt);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700140
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200141 val = DATA_FORMAT_DF1P1C << DATA_FORMAT_SHIFT;
142 val |= DATA_ALIGNMENT_MSB << DATA_ALIGNMENT_SHIFT;
143 val |= DATA_ORDER_RED_BLUE << DATA_ORDER_SHIFT;
144 writel(val, &disp->disp_interface_ctrl);
145 }
Simon Glassd8fc3c52016-01-30 16:37:53 -0700146
147 /*
148 * The pixel clock divider is in 7.1 format (where the bottom bit
149 * represents 0.5). Here we calculate the divider needed to get from
150 * the display clock (typically 600MHz) to the pixel clock. We round
151 * up or down as requried.
152 */
Svyatoslav Ryhelc1f260a2023-03-27 11:11:42 +0300153 rate = clock_get_periph_rate(priv->dc_clk[0], priv->dc_clk[1]);
Simon Glasse865ef32016-01-30 16:37:56 -0700154 div = ((rate * 2 + priv->pixel_clock / 2) / priv->pixel_clock) - 2;
Simon Glassd8fc3c52016-01-30 16:37:53 -0700155 debug("Display clock %lu, divider %lu\n", rate, div);
156
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200157 if (priv->soc->has_rgb)
158 writel(0x00010001, &disp->shift_clk_opt);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700159
160 val = PIXEL_CLK_DIVIDER_PCD1 << PIXEL_CLK_DIVIDER_SHIFT;
161 val |= div << SHIFT_CLK_DIVIDER_SHIFT;
162 writel(val, &disp->disp_clk_ctrl);
163
164 return 0;
165}
166
167/* Start up the display and turn on power to PWMs */
168static void basic_init(struct dc_cmd_reg *cmd)
169{
170 u32 val;
171
172 writel(0x00000100, &cmd->gen_incr_syncpt_ctrl);
173 writel(0x0000011a, &cmd->cont_syncpt_vsync);
174 writel(0x00000000, &cmd->int_type);
175 writel(0x00000000, &cmd->int_polarity);
176 writel(0x00000000, &cmd->int_mask);
177 writel(0x00000000, &cmd->int_enb);
178
179 val = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE;
180 val |= PW3_ENABLE | PW4_ENABLE | PM0_ENABLE;
181 val |= PM1_ENABLE;
182 writel(val, &cmd->disp_pow_ctrl);
183
184 val = readl(&cmd->disp_cmd);
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200185 val &= ~CTRL_MODE_MASK;
Simon Glassd8fc3c52016-01-30 16:37:53 -0700186 val |= CTRL_MODE_C_DISPLAY << CTRL_MODE_SHIFT;
187 writel(val, &cmd->disp_cmd);
188}
189
190static void basic_init_timer(struct dc_disp_reg *disp)
191{
192 writel(0x00000020, &disp->mem_high_pri);
193 writel(0x00000001, &disp->mem_high_pri_timer);
194}
195
196static const u32 rgb_enb_tab[PIN_REG_COUNT] = {
197 0x00000000,
198 0x00000000,
199 0x00000000,
200 0x00000000,
201};
202
203static const u32 rgb_polarity_tab[PIN_REG_COUNT] = {
204 0x00000000,
205 0x01000000,
206 0x00000000,
207 0x00000000,
208};
209
210static const u32 rgb_data_tab[PIN_REG_COUNT] = {
211 0x00000000,
212 0x00000000,
213 0x00000000,
214 0x00000000,
215};
216
217static const u32 rgb_sel_tab[PIN_OUTPUT_SEL_COUNT] = {
218 0x00000000,
219 0x00000000,
220 0x00000000,
221 0x00000000,
222 0x00210222,
223 0x00002200,
224 0x00020000,
225};
226
227static void rgb_enable(struct dc_com_reg *com)
228{
229 int i;
230
231 for (i = 0; i < PIN_REG_COUNT; i++) {
232 writel(rgb_enb_tab[i], &com->pin_output_enb[i]);
233 writel(rgb_polarity_tab[i], &com->pin_output_polarity[i]);
234 writel(rgb_data_tab[i], &com->pin_output_data[i]);
235 }
236
237 for (i = 0; i < PIN_OUTPUT_SEL_COUNT; i++)
238 writel(rgb_sel_tab[i], &com->pin_output_sel[i]);
239}
240
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200241static int setup_window(struct tegra_lcd_priv *priv,
242 struct disp_ctl_win *win)
Simon Glassd8fc3c52016-01-30 16:37:53 -0700243{
Svyatoslav Ryhel4f5b79b2023-03-27 11:11:45 +0300244 if (priv->rotation) {
245 win->x = priv->width * 2;
246 win->y = priv->height;
247 } else {
248 win->x = 0;
249 win->y = 0;
250 }
251
Simon Glasse865ef32016-01-30 16:37:56 -0700252 win->w = priv->width;
253 win->h = priv->height;
Simon Glassd8fc3c52016-01-30 16:37:53 -0700254 win->out_x = 0;
255 win->out_y = 0;
Simon Glasse865ef32016-01-30 16:37:56 -0700256 win->out_w = priv->width;
257 win->out_h = priv->height;
258 win->phys_addr = priv->frame_buffer;
259 win->stride = priv->width * (1 << priv->log2_bpp) / 8;
260 debug("%s: depth = %d\n", __func__, priv->log2_bpp);
261 switch (priv->log2_bpp) {
Simon Glass44fe9e42016-05-08 16:55:20 -0600262 case VIDEO_BPP32:
Simon Glassd8fc3c52016-01-30 16:37:53 -0700263 win->fmt = COLOR_DEPTH_R8G8B8A8;
264 win->bpp = 32;
265 break;
Simon Glass44fe9e42016-05-08 16:55:20 -0600266 case VIDEO_BPP16:
Simon Glassd8fc3c52016-01-30 16:37:53 -0700267 win->fmt = COLOR_DEPTH_B5G6R5;
268 win->bpp = 16;
269 break;
270
271 default:
272 debug("Unsupported LCD bit depth");
273 return -1;
274 }
275
276 return 0;
277}
278
Simon Glassd8fc3c52016-01-30 16:37:53 -0700279/**
Simon Glassd8fc3c52016-01-30 16:37:53 -0700280 * Register a new display based on device tree configuration.
281 *
Robert P. J. Day8d56db92016-07-15 13:44:45 -0400282 * The frame buffer can be positioned by U-Boot or overridden by the fdt.
Simon Glassd8fc3c52016-01-30 16:37:53 -0700283 * You should pass in the U-Boot address here, and check the contents of
Simon Glass923128f2016-01-30 16:37:55 -0700284 * struct tegra_lcd_priv to see what was actually chosen.
Simon Glassd8fc3c52016-01-30 16:37:53 -0700285 *
Simon Glasse865ef32016-01-30 16:37:56 -0700286 * @param priv Driver's private data
Simon Glassd8fc3c52016-01-30 16:37:53 -0700287 * @param default_lcd_base Default address of LCD frame buffer
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100288 * Return: 0 if ok, -1 on error (unsupported bits per pixel)
Simon Glassd8fc3c52016-01-30 16:37:53 -0700289 */
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200290static int tegra_display_probe(struct tegra_lcd_priv *priv,
Simon Glasse865ef32016-01-30 16:37:56 -0700291 void *default_lcd_base)
Simon Glassd8fc3c52016-01-30 16:37:53 -0700292{
293 struct disp_ctl_win window;
Svyatoslav Ryhelc1f260a2023-03-27 11:11:42 +0300294 unsigned long rate = clock_get_rate(priv->dc_clk[1]);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700295
Simon Glasse865ef32016-01-30 16:37:56 -0700296 priv->frame_buffer = (u32)default_lcd_base;
Simon Glassd8fc3c52016-01-30 16:37:53 -0700297
Simon Glassd8fc3c52016-01-30 16:37:53 -0700298 /*
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200299 * We halve the rate if DISP1 parent is PLLD, since actual parent
Svyatoslav Ryhelc1f260a2023-03-27 11:11:42 +0300300 * is plld_out0 which is PLLD divided by 2.
Simon Glassd8fc3c52016-01-30 16:37:53 -0700301 */
Svyatoslav Ryhelc1f260a2023-03-27 11:11:42 +0300302 if (priv->dc_clk[1] == CLOCK_ID_DISPLAY)
303 rate /= 2;
304
305 /*
306 * HOST1X is init by default at 150MHz with PLLC as parent
307 */
308 clock_start_periph_pll(PERIPH_ID_HOST1X, CLOCK_ID_CGENERAL,
309 150 * 1000000);
310 clock_start_periph_pll(priv->dc_clk[0], priv->dc_clk[1],
311 rate);
312
Svyatoslav Ryhel9716fe52023-03-27 11:11:44 +0300313 basic_init(&priv->dc->cmd);
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200314
315 if (priv->soc->has_timer)
316 basic_init_timer(&priv->dc->disp);
317
318 if (priv->soc->has_rgb)
319 rgb_enable(&priv->dc->com);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700320
Simon Glasse865ef32016-01-30 16:37:56 -0700321 if (priv->pixel_clock)
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200322 update_display_mode(priv);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700323
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200324 if (setup_window(priv, &window))
Simon Glassd8fc3c52016-01-30 16:37:53 -0700325 return -1;
326
Svyatoslav Ryhel4f5b79b2023-03-27 11:11:45 +0300327 update_window(priv, &window);
Simon Glassd8fc3c52016-01-30 16:37:53 -0700328
329 return 0;
330}
331
Simon Glasse865ef32016-01-30 16:37:56 -0700332static int tegra_lcd_probe(struct udevice *dev)
Simon Glasse161ccf2012-10-17 13:24:51 +0000333{
Simon Glassb75b15b2020-12-03 16:55:23 -0700334 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Simon Glasse865ef32016-01-30 16:37:56 -0700335 struct video_priv *uc_priv = dev_get_uclass_priv(dev);
336 struct tegra_lcd_priv *priv = dev_get_priv(dev);
Simon Glass44fe9e42016-05-08 16:55:20 -0600337 int ret;
Simon Glasse865ef32016-01-30 16:37:56 -0700338
Simon Glasse865ef32016-01-30 16:37:56 -0700339 /* Initialize the Tegra display controller */
Marcel Ziswilercad56712023-03-27 11:11:40 +0300340#ifdef CONFIG_TEGRA20
Simon Glass44fe9e42016-05-08 16:55:20 -0600341 funcmux_select(PERIPH_ID_DISP1, FUNCMUX_DEFAULT);
Marcel Ziswilercad56712023-03-27 11:11:40 +0300342#endif
343
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200344 if (tegra_display_probe(priv, (void *)plat->base)) {
345 debug("%s: Failed to probe display driver\n", __func__);
Simon Glasse865ef32016-01-30 16:37:56 -0700346 return -1;
Simon Glasse161ccf2012-10-17 13:24:51 +0000347 }
Simon Glasse865ef32016-01-30 16:37:56 -0700348
Marcel Ziswilercad56712023-03-27 11:11:40 +0300349#ifdef CONFIG_TEGRA20
Simon Glass44fe9e42016-05-08 16:55:20 -0600350 pinmux_set_func(PMUX_PINGRP_GPU, PMUX_FUNC_PWM);
351 pinmux_tristate_disable(PMUX_PINGRP_GPU);
Marcel Ziswilercad56712023-03-27 11:11:40 +0300352#endif
Simon Glass44fe9e42016-05-08 16:55:20 -0600353
354 ret = panel_enable_backlight(priv->panel);
355 if (ret) {
356 debug("%s: Cannot enable backlight, ret=%d\n", __func__, ret);
357 return ret;
358 }
Simon Glasse865ef32016-01-30 16:37:56 -0700359
Svyatoslav Ryhel7673aba2023-03-27 11:11:46 +0300360 ret = panel_set_backlight(priv->panel, BACKLIGHT_DEFAULT);
361 if (ret) {
362 debug("%s: Cannot set backlight to default, ret=%d\n", __func__, ret);
363 return ret;
364 }
365
Simon Glassbbdae4b2016-05-08 16:55:21 -0600366 mmu_set_region_dcache_behaviour(priv->frame_buffer, plat->size,
367 DCACHE_WRITETHROUGH);
Simon Glasse865ef32016-01-30 16:37:56 -0700368
369 /* Enable flushing after LCD writes if requested */
Simon Glassbbdae4b2016-05-08 16:55:21 -0600370 video_set_flush_dcache(dev, true);
Simon Glasse865ef32016-01-30 16:37:56 -0700371
372 uc_priv->xsize = priv->width;
373 uc_priv->ysize = priv->height;
374 uc_priv->bpix = priv->log2_bpp;
375 debug("LCD frame buffer at %pa, size %x\n", &priv->frame_buffer,
376 plat->size);
377
378 return 0;
379}
380
Simon Glassaad29ae2020-12-03 16:55:21 -0700381static int tegra_lcd_of_to_plat(struct udevice *dev)
Simon Glass60740e72016-01-30 16:37:59 -0700382{
383 struct tegra_lcd_priv *priv = dev_get_priv(dev);
384 const void *blob = gd->fdt_blob;
Simon Glass44fe9e42016-05-08 16:55:20 -0600385 struct display_timing *timing;
Simon Glassdd79d6e2017-01-17 16:52:55 -0700386 int node = dev_of_offset(dev);
Simon Glass60740e72016-01-30 16:37:59 -0700387 int panel_node;
388 int rgb;
Simon Glassd8af3c92016-01-30 16:38:01 -0700389 int ret;
Simon Glass60740e72016-01-30 16:37:59 -0700390
Svyatoslav Ryhel9716fe52023-03-27 11:11:44 +0300391 priv->dc = (struct dc_ctlr *)dev_read_addr_ptr(dev);
392 if (!priv->dc) {
Simon Glass60740e72016-01-30 16:37:59 -0700393 debug("%s: No display controller address\n", __func__);
394 return -EINVAL;
395 }
396
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200397 priv->soc = (struct tegra_dc_soc_info *)dev_get_driver_data(dev);
398
Svyatoslav Ryhelc1f260a2023-03-27 11:11:42 +0300399 ret = clock_decode_pair(dev, priv->dc_clk);
400 if (ret < 0) {
401 debug("%s: Cannot decode clocks for '%s' (ret = %d)\n",
402 __func__, dev->name, ret);
403 return -EINVAL;
404 }
405
Svyatoslav Ryhel4f5b79b2023-03-27 11:11:45 +0300406 priv->rotation = dev_read_bool(dev, "nvidia,180-rotation");
407
Simon Glass60740e72016-01-30 16:37:59 -0700408 rgb = fdt_subnode_offset(blob, node, "rgb");
Simon Glass44fe9e42016-05-08 16:55:20 -0600409 if (rgb < 0) {
410 debug("%s: Cannot find rgb subnode for '%s' (ret=%d)\n",
411 __func__, dev->name, rgb);
Simon Glass60740e72016-01-30 16:37:59 -0700412 return -EINVAL;
413 }
414
Simon Glass44fe9e42016-05-08 16:55:20 -0600415 /*
416 * Sadly the panel phandle is in an rgb subnode so we cannot use
417 * uclass_get_device_by_phandle().
418 */
419 panel_node = fdtdec_lookup_phandle(blob, rgb, "nvidia,panel");
420 if (panel_node < 0) {
421 debug("%s: Cannot find panel information\n", __func__);
Simon Glass60740e72016-01-30 16:37:59 -0700422 return -EINVAL;
423 }
Svyatoslav Ryheld8806292023-03-27 11:11:43 +0300424
Simon Glass44fe9e42016-05-08 16:55:20 -0600425 ret = uclass_get_device_by_of_offset(UCLASS_PANEL, panel_node,
426 &priv->panel);
Simon Glassd8af3c92016-01-30 16:38:01 -0700427 if (ret) {
Simon Glass44fe9e42016-05-08 16:55:20 -0600428 debug("%s: Cannot find panel for '%s' (ret=%d)\n", __func__,
429 dev->name, ret);
430 return ret;
Simon Glassd8af3c92016-01-30 16:38:01 -0700431 }
Simon Glass60740e72016-01-30 16:37:59 -0700432
Svyatoslav Ryhel0c8aa5e2023-03-27 11:11:47 +0300433 if (!strcmp(priv->panel->name, TEGRA_DSI_A) ||
434 !strcmp(priv->panel->name, TEGRA_DSI_B)) {
435 struct tegra_dc_plat *dc_plat = dev_get_plat(priv->panel);
436
437 dc_plat->dev = dev;
438 dc_plat->dc = priv->dc;
439 }
440
Svyatoslav Ryheld8806292023-03-27 11:11:43 +0300441 ret = panel_get_display_timing(priv->panel, &priv->timing);
442 if (ret) {
443 ret = fdtdec_decode_display_timing(blob, rgb, 0, &priv->timing);
444 if (ret) {
445 debug("%s: Cannot read display timing for '%s' (ret=%d)\n",
446 __func__, dev->name, ret);
447 return -EINVAL;
448 }
449 }
450
451 timing = &priv->timing;
452 priv->width = timing->hactive.typ;
453 priv->height = timing->vactive.typ;
454 priv->pixel_clock = timing->pixelclock.typ;
455 priv->log2_bpp = VIDEO_BPP16;
456
Simon Glass60740e72016-01-30 16:37:59 -0700457 return 0;
458}
459
Simon Glasse865ef32016-01-30 16:37:56 -0700460static int tegra_lcd_bind(struct udevice *dev)
461{
Simon Glassb75b15b2020-12-03 16:55:23 -0700462 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Stephen Warren225da8b2016-04-19 16:19:30 -0600463 const void *blob = gd->fdt_blob;
Simon Glassdd79d6e2017-01-17 16:52:55 -0700464 int node = dev_of_offset(dev);
Stephen Warren225da8b2016-04-19 16:19:30 -0600465 int rgb;
466
467 rgb = fdt_subnode_offset(blob, node, "rgb");
468 if ((rgb < 0) || !fdtdec_get_is_enabled(blob, rgb))
469 return -ENODEV;
Simon Glasse865ef32016-01-30 16:37:56 -0700470
471 plat->size = LCD_MAX_WIDTH * LCD_MAX_HEIGHT *
472 (1 << LCD_MAX_LOG2_BPP) / 8;
473
474 return 0;
Simon Glasse161ccf2012-10-17 13:24:51 +0000475}
Simon Glasse865ef32016-01-30 16:37:56 -0700476
477static const struct video_ops tegra_lcd_ops = {
478};
479
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200480static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
481 .has_timer = true,
482 .has_rgb = true,
483};
484
485static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
486 .has_timer = false,
487 .has_rgb = true,
488};
489
490static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
491 .has_timer = false,
492 .has_rgb = false,
493};
494
Simon Glasse865ef32016-01-30 16:37:56 -0700495static const struct udevice_id tegra_lcd_ids[] = {
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200496 {
497 .compatible = "nvidia,tegra20-dc",
498 .data = (ulong)&tegra20_dc_soc_info
499 }, {
500 .compatible = "nvidia,tegra30-dc",
501 .data = (ulong)&tegra30_dc_soc_info
502 }, {
503 .compatible = "nvidia,tegra114-dc",
504 .data = (ulong)&tegra114_dc_soc_info
505 }, {
506 /* sentinel */
507 }
Simon Glasse865ef32016-01-30 16:37:56 -0700508};
509
510U_BOOT_DRIVER(tegra_lcd) = {
Svyatoslav Ryhel9d53a7b2024-01-23 19:16:16 +0200511 .name = "tegra_lcd",
512 .id = UCLASS_VIDEO,
513 .of_match = tegra_lcd_ids,
514 .ops = &tegra_lcd_ops,
515 .bind = tegra_lcd_bind,
516 .probe = tegra_lcd_probe,
Simon Glassaad29ae2020-12-03 16:55:21 -0700517 .of_to_plat = tegra_lcd_of_to_plat,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700518 .priv_auto = sizeof(struct tegra_lcd_priv),
Simon Glasse865ef32016-01-30 16:37:56 -0700519};