blob: 94773969e9d8989c5e6bc1e425cedeb37b0ba6c6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Li Yang5f999732011-07-26 09:50:46 -05004 */
5
6#include <common.h>
7#include <asm/mmu.h>
8
9struct fsl_e_tlb_entry tlb_table[] = {
10 /* TLB 0 - for temp stack in cache */
Tom Rini6a5dccc2022-11-16 13:10:41 -050011 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR,
12 CFG_SYS_INIT_RAM_ADDR_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050013 MAS3_SX|MAS3_SW|MAS3_SR, 0,
14 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini6a5dccc2022-11-16 13:10:41 -050015 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
16 CFG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
Li Yang5f999732011-07-26 09:50:46 -050017 MAS3_SX|MAS3_SW|MAS3_SR, 0,
18 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini6a5dccc2022-11-16 13:10:41 -050019 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
20 CFG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
Li Yang5f999732011-07-26 09:50:46 -050021 MAS3_SX|MAS3_SW|MAS3_SR, 0,
22 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini6a5dccc2022-11-16 13:10:41 -050023 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
24 CFG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
Li Yang5f999732011-07-26 09:50:46 -050025 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27
28 /* TLB 1 */
29 /* *I*** - Covers boot page */
30 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
31 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I,
32 0, 0, BOOKE_PAGESZ_4K, 1),
33
34 /* *I*G* - CCSRBAR */
Tom Rini6a5dccc2022-11-16 13:10:41 -050035 SET_TLB_ENTRY(1, CFG_SYS_CCSRBAR, CFG_SYS_CCSRBAR_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050036 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
37 0, 1, BOOKE_PAGESZ_1M, 1),
38
Scott Woodc4f0d002012-09-20 19:05:12 -050039#ifndef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -050040 /* W**G* - Flash/promjet, localbus */
41 /* This will be changed to *I*G* after relocation to RAM. */
Tom Rini6a5dccc2022-11-16 13:10:41 -050042 SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE, CFG_SYS_FLASH_BASE_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050043 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
44 0, 2, BOOKE_PAGESZ_64M, 1),
45
46#ifdef CONFIG_PCI
47 /* *I*G* - PCI memory 1.5G */
Tom Rini56af6592022-11-16 13:10:33 -050048 SET_TLB_ENTRY(1, CFG_SYS_PCIE1_MEM_VIRT, CFG_SYS_PCIE1_MEM_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050049 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
50 0, 3, BOOKE_PAGESZ_1G, 1),
51
52 /* *I*G* - PCI I/O effective: 192K */
Tom Rini56af6592022-11-16 13:10:33 -050053 SET_TLB_ENTRY(1, CFG_SYS_PCIE1_IO_VIRT, CFG_SYS_PCIE1_IO_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050054 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
55 0, 4, BOOKE_PAGESZ_256K, 1),
56#endif
57
58#ifdef CONFIG_VSC7385_ENET
59 /* *I*G - VSC7385 Switch */
Tom Rini6a5dccc2022-11-16 13:10:41 -050060 SET_TLB_ENTRY(1, CFG_SYS_VSC7385_BASE, CFG_SYS_VSC7385_BASE_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050061 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
62 0, 5, BOOKE_PAGESZ_1M, 1),
63#endif
Pali Rohárfecba2e2022-08-01 15:31:43 +020064#endif /* not SPL */
Li Yang5f999732011-07-26 09:50:46 -050065
Tom Rini6a5dccc2022-11-16 13:10:41 -050066 SET_TLB_ENTRY(1, CFG_SYS_CPLD_BASE, CFG_SYS_CPLD_BASE_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050067 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
68 0, 6, BOOKE_PAGESZ_1M, 1),
Li Yang5f999732011-07-26 09:50:46 -050069
Tom Rinib4213492022-11-12 17:36:51 -050070#ifdef CFG_SYS_NAND_BASE
Li Yang5f999732011-07-26 09:50:46 -050071 /* *I*G - NAND */
Tom Rinib4213492022-11-12 17:36:51 -050072 SET_TLB_ENTRY(1, CFG_SYS_NAND_BASE, CFG_SYS_NAND_BASE_PHYS,
Li Yang5f999732011-07-26 09:50:46 -050073 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
74 0, 7, BOOKE_PAGESZ_1M, 1),
75#endif
76
Tom Rinif8f6b322022-05-21 14:44:28 -040077#if defined(CONFIG_SYS_RAMBOOT) || !CONFIG_IS_ENABLED(COMMON_INIT_DDR)
Pali Rohárcca58282022-04-07 12:16:18 +020078 /* **M** - 1G DDR for eSDHC/eSPI/NAND boot */
Tom Rini6a5dccc2022-11-16 13:10:41 -050079 SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE, CFG_SYS_DDR_SDRAM_BASE,
York Sun05204d02017-12-05 10:57:54 -080080 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
Li Yang5f999732011-07-26 09:50:46 -050081 0, 8, BOOKE_PAGESZ_1G, 1),
82
Priyanka Jainb1d24412020-09-21 11:56:39 +053083#if defined(CONFIG_TARGET_P1020RDB_PD)
Pali Rohárcca58282022-04-07 12:16:18 +020084 /* **M** - 2G DDR on P1020MBG, map the second 1G */
Tom Rini6a5dccc2022-11-16 13:10:41 -050085 SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE + 0x40000000,
86 CFG_SYS_DDR_SDRAM_BASE + 0x40000000,
Pali Rohárcca58282022-04-07 12:16:18 +020087 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
Li Yang5f999732011-07-26 09:50:46 -050088 0, 9, BOOKE_PAGESZ_1G, 1),
Priyanka Jainb1d24412020-09-21 11:56:39 +053089#endif
Scott Wood03fedda2012-10-12 18:02:24 -050090#endif /* RAMBOOT/SPL */
Ying Zhang28027d72013-09-06 17:30:56 +080091
Tom Rini6a5dccc2022-11-16 13:10:41 -050092#ifdef CFG_SYS_INIT_L2_ADDR
Pali Rohárc2b77f82022-07-27 17:21:28 +020093 /* ***G - L2SRAM */
Tom Rini6a5dccc2022-11-16 13:10:41 -050094 SET_TLB_ENTRY(1, CFG_SYS_INIT_L2_ADDR, CFG_SYS_INIT_L2_ADDR_PHYS,
Ying Zhang28027d72013-09-06 17:30:56 +080095 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
Ying Zhangb8b404d2013-09-06 17:30:58 +080096 0, 11, BOOKE_PAGESZ_256K, 1),
97#if CONFIG_SYS_L2_SIZE >= (256 << 10)
Tom Rini6a5dccc2022-11-16 13:10:41 -050098 SET_TLB_ENTRY(1, CFG_SYS_INIT_L2_ADDR + 0x40000,
99 CFG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
Pali Rohárc2b77f82022-07-27 17:21:28 +0200100 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
Ying Zhangb8b404d2013-09-06 17:30:58 +0800101 0, 12, BOOKE_PAGESZ_256K, 1)
102#endif
Ying Zhang28027d72013-09-06 17:30:56 +0800103#endif
Li Yang5f999732011-07-26 09:50:46 -0500104};
105
106int num_tlb_entries = ARRAY_SIZE(tlb_table);