blob: 20f4699a12b3dfdbe5d5c056f973daa4df9f8275 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Peng Fanb11a7342018-01-10 13:20:20 +08002/*
3 * Copyright 2017 NXP
Peng Fanb11a7342018-01-10 13:20:20 +08004 */
5
Peng Fan39945c12018-11-20 10:19:25 +00006#ifndef __ASM_ARCH_IMX8M_REGS_H__
7#define __ASM_ARCH_IMX8M_REGS_H__
Peng Fanb11a7342018-01-10 13:20:20 +08008
Peng Fan00565bf2019-05-09 08:33:55 +00009#define ARCH_MXC
10
Peng Fanb11a7342018-01-10 13:20:20 +080011#include <asm/mach-imx/regs-lcdif.h>
12
Peng Fan2f8c5e12019-08-27 06:25:14 +000013#define ROM_VERSION_A0 IS_ENABLED(CONFIG_IMX8MQ) ? 0x800 : 0x800
14#define ROM_VERSION_B0 IS_ENABLED(CONFIG_IMX8MQ) ? 0x83C : 0x800
Peng Fanb11a7342018-01-10 13:20:20 +080015
Peng Fanc627b302019-08-27 06:25:10 +000016#define M4_BOOTROM_BASE_ADDR 0x007E0000
Peng Fanb11a7342018-01-10 13:20:20 +080017
Peng Fanb11a7342018-01-10 13:20:20 +080018#define GPIO1_BASE_ADDR 0X30200000
19#define GPIO2_BASE_ADDR 0x30210000
20#define GPIO3_BASE_ADDR 0x30220000
21#define GPIO4_BASE_ADDR 0x30230000
22#define GPIO5_BASE_ADDR 0x30240000
Peng Fanb11a7342018-01-10 13:20:20 +080023#define WDOG1_BASE_ADDR 0x30280000
24#define WDOG2_BASE_ADDR 0x30290000
25#define WDOG3_BASE_ADDR 0x302A0000
Peng Fanb11a7342018-01-10 13:20:20 +080026#define IOMUXC_BASE_ADDR 0x30330000
27#define IOMUXC_GPR_BASE_ADDR 0x30340000
28#define OCOTP_BASE_ADDR 0x30350000
29#define ANATOP_BASE_ADDR 0x30360000
Marek Vasutf7b184e2022-09-19 21:37:07 +020030#define SNVS_BASE_ADDR 0x30370000
Peng Fanb11a7342018-01-10 13:20:20 +080031#define CCM_BASE_ADDR 0x30380000
32#define SRC_BASE_ADDR 0x30390000
33#define GPC_BASE_ADDR 0x303A0000
Peng Fanb11a7342018-01-10 13:20:20 +080034
Peng Fanb11a7342018-01-10 13:20:20 +080035#define SYSCNT_RD_BASE_ADDR 0x306A0000
36#define SYSCNT_CMP_BASE_ADDR 0x306B0000
37#define SYSCNT_CTRL_BASE_ADDR 0x306C0000
Peng Fanb11a7342018-01-10 13:20:20 +080038
Peng Fanb11a7342018-01-10 13:20:20 +080039#define UART1_BASE_ADDR 0x30860000
40#define UART3_BASE_ADDR 0x30880000
41#define UART2_BASE_ADDR 0x30890000
Peng Fanb11a7342018-01-10 13:20:20 +080042#define I2C1_BASE_ADDR 0x30A20000
43#define I2C2_BASE_ADDR 0x30A30000
44#define I2C3_BASE_ADDR 0x30A40000
45#define I2C4_BASE_ADDR 0x30A50000
46#define UART4_BASE_ADDR 0x30A60000
Martyn Welchc445dc42022-10-25 10:54:59 +010047#ifdef CONFIG_IMX8MP
48#define I2C5_BASE_ADDR 0x30AD0000
49#define I2C6_BASE_ADDR 0x30AE0000
50#endif
Peng Fanb11a7342018-01-10 13:20:20 +080051#define USDHC1_BASE_ADDR 0x30B40000
52#define USDHC2_BASE_ADDR 0x30B50000
Mamta Shuklad5b90f02022-07-12 14:36:21 +000053#define QSPI0_AMBA_BASE 0x08000000
Martyn Welch8bd54a22022-10-25 10:54:58 +010054#if defined(CONFIG_IMX8MM) || defined(CONFIG_IMX8MP)
Peng Fan2f8c5e12019-08-27 06:25:14 +000055#define USDHC3_BASE_ADDR 0x30B60000
56#endif
Marek Vasut86a27482022-04-24 23:44:03 +020057#define UART_BASE_ADDR(n) ( \
58 !!sizeof(struct { \
59 static_assert((n) >= 1 && (n) <= 4); \
60 int pad; \
61 }) * ( \
62 (n) == 1 ? UART1_BASE_ADDR : \
63 (n) == 2 ? UART2_BASE_ADDR : \
64 (n) == 3 ? UART3_BASE_ADDR : \
65 UART4_BASE_ADDR) \
66 )
Peng Fanb11a7342018-01-10 13:20:20 +080067
Peng Fanb11a7342018-01-10 13:20:20 +080068#define TZASC_BASE_ADDR 0x32F80000
Peng Fanb11a7342018-01-10 13:20:20 +080069
Peng Fan2f8c5e12019-08-27 06:25:14 +000070#define MXS_LCDIF_BASE IS_ENABLED(CONFIG_IMX8MQ) ? \
71 0x30320000 : 0x32e00000
Peng Fanb11a7342018-01-10 13:20:20 +080072
73#define SRC_IPS_BASE_ADDR 0x30390000
74#define SRC_DDRC_RCR_ADDR 0x30391000
75#define SRC_DDRC2_RCR_ADDR 0x30391004
76
Michael Trimarchi5175d6c2022-04-12 10:31:32 -030077#define APBH_DMA_ARB_BASE_ADDR 0x33000000
78#define APBH_DMA_ARB_END_ADDR 0x33007FFF
79#define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
80
81#define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
82#define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
83
Peng Fanb11a7342018-01-10 13:20:20 +080084#define DDRC_DDR_SS_GPR0 0x3d000000
85#define DDRC_IPS_BASE_ADDR(X) (0x3d400000 + ((X) * 0x2000000))
86#define DDR_CSD1_BASE_ADDR 0x40000000
87
Peng Fan4f0c97b2020-12-25 16:16:34 +080088#define IOMUXC_GPR_GPR1_GPR_ENET_QOS_INTF_SEL_MASK 0x70000
Marek Vasutbefffe72021-02-25 22:02:26 +010089#define FEC_QUIRK_ENET_MAC
Peng Fan4f0c97b2020-12-25 16:16:34 +080090
Peng Fan956da002021-03-25 17:30:01 +080091#define CAAM_ARB_BASE_ADDR (0x00100000)
92#define CAAM_ARB_END_ADDR (0x00107FFF)
93#define CAAM_IPS_BASE_ADDR (0x30900000)
Tom Rini376b88a2022-10-28 20:27:13 -040094#define CFG_SYS_FSL_SEC_OFFSET (0)
95#define CFG_SYS_FSL_SEC_ADDR (CAAM_IPS_BASE_ADDR + \
96 CFG_SYS_FSL_SEC_OFFSET)
97#define CFG_SYS_FSL_JR0_OFFSET (0x1000)
98#define CFG_SYS_FSL_JR0_ADDR (CFG_SYS_FSL_SEC_ADDR + \
99 CFG_SYS_FSL_JR0_OFFSET)
Peng Fanb11a7342018-01-10 13:20:20 +0800100#if !defined(__ASSEMBLY__)
101#include <asm/types.h>
102#include <linux/bitops.h>
103#include <stdbool.h>
104
Andrey Zhizhikin7c2d23a2022-01-24 21:48:09 +0100105#define GPR_TZASC_EN BIT(0)
106#define GPR_TZASC_ID_SWAP_BYPASS BIT(1)
107#define GPR_TZASC_EN_LOCK BIT(16)
108#define GPR_TZASC_ID_SWAP_BYPASS_LOCK BIT(17)
Peng Fanb11a7342018-01-10 13:20:20 +0800109
110#define SRC_SCR_M4_ENABLE_OFFSET 3
111#define SRC_SCR_M4_ENABLE_MASK BIT(3)
112#define SRC_SCR_M4C_NON_SCLR_RST_OFFSET 0
113#define SRC_SCR_M4C_NON_SCLR_RST_MASK BIT(0)
114#define SRC_DDR1_ENABLE_MASK 0x8F000000UL
115#define SRC_DDR2_ENABLE_MASK 0x8F000000UL
116#define SRC_DDR1_RCR_PHY_PWROKIN_N_MASK BIT(3)
117#define SRC_DDR1_RCR_PHY_RESET_MASK BIT(2)
118#define SRC_DDR1_RCR_CORE_RESET_N_MASK BIT(1)
119#define SRC_DDR1_RCR_PRESET_N_MASK BIT(0)
120
Marek Vasutf7b184e2022-09-19 21:37:07 +0200121#define SNVS_LPSR 0x4c
122#define SNVS_LPLVDR 0x64
123#define SNVS_LPPGDR_INIT 0x41736166
124
Peng Fanb11a7342018-01-10 13:20:20 +0800125struct iomuxc_gpr_base_regs {
126 u32 gpr[47];
127};
128
129struct ocotp_regs {
130 u32 ctrl;
131 u32 ctrl_set;
132 u32 ctrl_clr;
133 u32 ctrl_tog;
134 u32 timing;
135 u32 rsvd0[3];
136 u32 data;
137 u32 rsvd1[3];
138 u32 read_ctrl;
139 u32 rsvd2[3];
140 u32 read_fuse_data;
141 u32 rsvd3[3];
142 u32 sw_sticky;
143 u32 rsvd4[3];
144 u32 scs;
145 u32 scs_set;
146 u32 scs_clr;
147 u32 scs_tog;
148 u32 crc_addr;
149 u32 rsvd5[3];
150 u32 crc_value;
151 u32 rsvd6[3];
152 u32 version;
153 u32 rsvd7[0xdb];
154
155 /* fuse banks */
156 struct fuse_bank {
157 u32 fuse_regs[0x10];
158 } bank[0];
159};
160
Peng Fan438b52a2021-03-19 15:57:15 +0800161#ifdef CONFIG_IMX8MP
Peng Fanb11a7342018-01-10 13:20:20 +0800162struct fuse_bank0_regs {
163 u32 lock;
Peng Fan438b52a2021-03-19 15:57:15 +0800164 u32 rsvd0[7];
165 u32 uid_low;
166 u32 rsvd1[3];
167 u32 uid_high;
168 u32 rsvd2[3];
169};
170#else
171struct fuse_bank0_regs {
172 u32 lock;
Peng Fanb11a7342018-01-10 13:20:20 +0800173 u32 rsvd0[3];
174 u32 uid_low;
175 u32 rsvd1[3];
176 u32 uid_high;
177 u32 rsvd2[7];
178};
Peng Fan438b52a2021-03-19 15:57:15 +0800179#endif
Peng Fanb11a7342018-01-10 13:20:20 +0800180
181struct fuse_bank1_regs {
182 u32 tester3;
183 u32 rsvd0[3];
184 u32 tester4;
185 u32 rsvd1[3];
186 u32 tester5;
187 u32 rsvd2[3];
188 u32 cfg0;
189 u32 rsvd3[3];
190};
191
Peng Fan60767632020-05-03 22:19:56 +0800192struct fuse_bank3_regs {
193 u32 mem_trim0;
194 u32 rsvd0[3];
195 u32 mem_trim1;
196 u32 rsvd1[3];
197 u32 mem_trim2;
198 u32 rsvd2[3];
199 u32 ana0;
200 u32 rsvd3[3];
201};
202
203struct fuse_bank9_regs {
204 u32 mac_addr0;
205 u32 rsvd0[3];
206 u32 mac_addr1;
207 u32 rsvd1[11];
208};
209
210struct fuse_bank38_regs {
211 u32 ana_trim1; /* trim0 is at 0xD70, bank 37*/
212 u32 rsvd0[3];
213 u32 ana_trim2;
214 u32 rsvd1[3];
215 u32 ana_trim3;
216 u32 rsvd2[3];
217 u32 ana_trim4;
218 u32 rsvd3[3];
219};
220
221struct fuse_bank39_regs {
222 u32 ana_trim5;
223 u32 rsvd[15];
224};
225
Peng Fan2f8c5e12019-08-27 06:25:14 +0000226#ifdef CONFIG_IMX8MQ
Peng Fanb11a7342018-01-10 13:20:20 +0800227struct anamix_pll {
228 u32 audio_pll1_cfg0;
229 u32 audio_pll1_cfg1;
230 u32 audio_pll2_cfg0;
231 u32 audio_pll2_cfg1;
232 u32 video_pll_cfg0;
233 u32 video_pll_cfg1;
234 u32 gpu_pll_cfg0;
235 u32 gpu_pll_cfg1;
236 u32 vpu_pll_cfg0;
237 u32 vpu_pll_cfg1;
238 u32 arm_pll_cfg0;
239 u32 arm_pll_cfg1;
240 u32 sys_pll1_cfg0;
241 u32 sys_pll1_cfg1;
242 u32 sys_pll1_cfg2;
243 u32 sys_pll2_cfg0;
244 u32 sys_pll2_cfg1;
245 u32 sys_pll2_cfg2;
246 u32 sys_pll3_cfg0;
247 u32 sys_pll3_cfg1;
248 u32 sys_pll3_cfg2;
249 u32 video_pll2_cfg0;
250 u32 video_pll2_cfg1;
251 u32 video_pll2_cfg2;
252 u32 dram_pll_cfg0;
253 u32 dram_pll_cfg1;
254 u32 dram_pll_cfg2;
255 u32 digprog;
256 u32 osc_misc_cfg;
257 u32 pllout_monitor_cfg;
258 u32 frac_pllout_div_cfg;
259 u32 sscg_pllout_div_cfg;
260};
Peng Fan2f8c5e12019-08-27 06:25:14 +0000261#else
262struct anamix_pll {
263 u32 audio_pll1_gnrl_ctl;
264 u32 audio_pll1_fdiv_ctl0;
265 u32 audio_pll1_fdiv_ctl1;
266 u32 audio_pll1_sscg_ctl;
267 u32 audio_pll1_mnit_ctl;
268 u32 audio_pll2_gnrl_ctl;
269 u32 audio_pll2_fdiv_ctl0;
270 u32 audio_pll2_fdiv_ctl1;
271 u32 audio_pll2_sscg_ctl;
272 u32 audio_pll2_mnit_ctl;
273 u32 video_pll1_gnrl_ctl;
274 u32 video_pll1_fdiv_ctl0;
275 u32 video_pll1_fdiv_ctl1;
276 u32 video_pll1_sscg_ctl;
277 u32 video_pll1_mnit_ctl;
278 u32 reserved[5];
279 u32 dram_pll_gnrl_ctl;
280 u32 dram_pll_fdiv_ctl0;
281 u32 dram_pll_fdiv_ctl1;
282 u32 dram_pll_sscg_ctl;
283 u32 dram_pll_mnit_ctl;
284 u32 gpu_pll_gnrl_ctl;
285 u32 gpu_pll_div_ctl;
286 u32 gpu_pll_locked_ctl1;
287 u32 gpu_pll_mnit_ctl;
288 u32 vpu_pll_gnrl_ctl;
289 u32 vpu_pll_div_ctl;
290 u32 vpu_pll_locked_ctl1;
291 u32 vpu_pll_mnit_ctl;
292 u32 arm_pll_gnrl_ctl;
293 u32 arm_pll_div_ctl;
294 u32 arm_pll_locked_ctl1;
295 u32 arm_pll_mnit_ctl;
296 u32 sys_pll1_gnrl_ctl;
297 u32 sys_pll1_div_ctl;
298 u32 sys_pll1_locked_ctl1;
299 u32 reserved2[24];
300 u32 sys_pll1_mnit_ctl;
301 u32 sys_pll2_gnrl_ctl;
302 u32 sys_pll2_div_ctl;
303 u32 sys_pll2_locked_ctl1;
304 u32 sys_pll2_mnit_ctl;
305 u32 sys_pll3_gnrl_ctl;
306 u32 sys_pll3_div_ctl;
307 u32 sys_pll3_locked_ctl1;
308 u32 sys_pll3_mnit_ctl;
309 u32 anamix_misc_ctl;
310 u32 anamix_clk_mnit_ctl;
311 u32 reserved3[437];
312 u32 digprog;
313};
314#endif
Peng Fanb11a7342018-01-10 13:20:20 +0800315
Peng Fanb11a7342018-01-10 13:20:20 +0800316/* System Reset Controller (SRC) */
317struct src {
318 u32 scr;
319 u32 a53rcr;
320 u32 a53rcr1;
321 u32 m4rcr;
322 u32 reserved1[4];
323 u32 usbophy1_rcr;
324 u32 usbophy2_rcr;
325 u32 mipiphy_rcr;
326 u32 pciephy_rcr;
327 u32 hdmi_rcr;
328 u32 disp_rcr;
329 u32 reserved2[2];
330 u32 gpu_rcr;
331 u32 vpu_rcr;
332 u32 pcie2_rcr;
333 u32 mipiphy1_rcr;
334 u32 mipiphy2_rcr;
335 u32 reserved3;
336 u32 sbmr1;
337 u32 srsr;
338 u32 reserved4[2];
339 u32 sisr;
340 u32 simr;
341 u32 sbmr2;
342 u32 gpr1;
343 u32 gpr2;
344 u32 gpr3;
345 u32 gpr4;
346 u32 gpr5;
347 u32 gpr6;
348 u32 gpr7;
349 u32 gpr8;
350 u32 gpr9;
351 u32 gpr10;
352 u32 reserved5[985];
353 u32 ddr1_rcr;
354 u32 ddr2_rcr;
355};
356
Tommaso Merciai9c884162022-03-26 12:19:02 +0100357#define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4)
358#define PWMCR_DOZEEN (1 << 24)
359#define PWMCR_WAITEN (1 << 23)
360#define PWMCR_DBGEN (1 << 22)
361#define PWMCR_CLKSRC_IPG_HIGH (2 << 16)
362#define PWMCR_CLKSRC_IPG (1 << 16)
363#define PWMCR_EN (1 << 0)
364
Tommaso Merciai28354e82022-03-26 12:19:03 +0100365struct pwm_regs {
366 u32 cr;
367 u32 sr;
368 u32 ir;
369 u32 sar;
370 u32 pr;
371 u32 cnr;
372};
373
Peng Fanb11a7342018-01-10 13:20:20 +0800374#define WDOG_WDT_MASK BIT(3)
375#define WDOG_WDZST_MASK BIT(0)
376struct wdog_regs {
377 u16 wcr; /* Control */
378 u16 wsr; /* Service */
379 u16 wrsr; /* Reset Status */
380 u16 wicr; /* Interrupt Control */
381 u16 wmcr; /* Miscellaneous Control */
382};
383
384struct bootrom_sw_info {
385 u8 reserved_1;
386 u8 boot_dev_instance;
387 u8 boot_dev_type;
388 u8 reserved_2;
389 u32 core_freq;
390 u32 axi_freq;
391 u32 ddr_freq;
392 u32 tick_freq;
393 u32 reserved_3[3];
394};
395
Peng Fan2f8c5e12019-08-27 06:25:14 +0000396#define ROM_SW_INFO_ADDR_B0 (IS_ENABLED(CONFIG_IMX8MQ) ? 0x00000968 :\
397 0x000009e8)
Peng Fanb11a7342018-01-10 13:20:20 +0800398#define ROM_SW_INFO_ADDR_A0 0x000009e8
399
400#define ROM_SW_INFO_ADDR is_soc_rev(CHIP_REV_1_0) ? \
401 (struct bootrom_sw_info **)ROM_SW_INFO_ADDR_A0 : \
402 (struct bootrom_sw_info **)ROM_SW_INFO_ADDR_B0
Peng Fan9cf2aa32020-07-09 13:52:41 +0800403
404struct gpc_reg {
405 u32 lpcr_bsc;
406 u32 lpcr_ad;
407 u32 lpcr_cpu1;
408 u32 lpcr_cpu2;
409 u32 lpcr_cpu3;
410 u32 slpcr;
411 u32 mst_cpu_mapping;
412 u32 mmdc_cpu_mapping;
413 u32 mlpcr;
414 u32 pgc_ack_sel;
415 u32 pgc_ack_sel_m4;
416 u32 gpc_misc;
417 u32 imr1_core0;
418 u32 imr2_core0;
419 u32 imr3_core0;
420 u32 imr4_core0;
421 u32 imr1_core1;
422 u32 imr2_core1;
423 u32 imr3_core1;
424 u32 imr4_core1;
425 u32 imr1_cpu1;
426 u32 imr2_cpu1;
427 u32 imr3_cpu1;
428 u32 imr4_cpu1;
429 u32 imr1_cpu3;
430 u32 imr2_cpu3;
431 u32 imr3_cpu3;
432 u32 imr4_cpu3;
433 u32 isr1_cpu0;
434 u32 isr2_cpu0;
435 u32 isr3_cpu0;
436 u32 isr4_cpu0;
437 u32 isr1_cpu1;
438 u32 isr2_cpu1;
439 u32 isr3_cpu1;
440 u32 isr4_cpu1;
441 u32 isr1_cpu2;
442 u32 isr2_cpu2;
443 u32 isr3_cpu2;
444 u32 isr4_cpu2;
445 u32 isr1_cpu3;
446 u32 isr2_cpu3;
447 u32 isr3_cpu3;
448 u32 isr4_cpu3;
449 u32 slt0_cfg;
450 u32 slt1_cfg;
451 u32 slt2_cfg;
452 u32 slt3_cfg;
453 u32 slt4_cfg;
454 u32 slt5_cfg;
455 u32 slt6_cfg;
456 u32 slt7_cfg;
457 u32 slt8_cfg;
458 u32 slt9_cfg;
459 u32 slt10_cfg;
460 u32 slt11_cfg;
461 u32 slt12_cfg;
462 u32 slt13_cfg;
463 u32 slt14_cfg;
464 u32 pgc_cpu_0_1_mapping;
465 u32 cpu_pgc_up_trg;
466 u32 mix_pgc_up_trg;
467 u32 pu_pgc_up_trg;
468 u32 cpu_pgc_dn_trg;
469 u32 mix_pgc_dn_trg;
470 u32 pu_pgc_dn_trg;
471 u32 lpcr_bsc2;
472 u32 pgc_cpu_2_3_mapping;
473 u32 lps_cpu0;
474 u32 lps_cpu1;
475 u32 lps_cpu2;
476 u32 lps_cpu3;
477 u32 gpc_gpr;
478 u32 gtor;
479 u32 debug_addr1;
480 u32 debug_addr2;
481 u32 cpu_pgc_up_status1;
482 u32 mix_pgc_up_status0;
483 u32 mix_pgc_up_status1;
484 u32 mix_pgc_up_status2;
485 u32 m4_mix_pgc_up_status0;
486 u32 m4_mix_pgc_up_status1;
487 u32 m4_mix_pgc_up_status2;
488 u32 pu_pgc_up_status0;
489 u32 pu_pgc_up_status1;
490 u32 pu_pgc_up_status2;
491 u32 m4_pu_pgc_up_status0;
492 u32 m4_pu_pgc_up_status1;
493 u32 m4_pu_pgc_up_status2;
494 u32 a53_lp_io_0;
495 u32 a53_lp_io_1;
496 u32 a53_lp_io_2;
497 u32 cpu_pgc_dn_status1;
498 u32 mix_pgc_dn_status0;
499 u32 mix_pgc_dn_status1;
500 u32 mix_pgc_dn_status2;
501 u32 m4_mix_pgc_dn_status0;
502 u32 m4_mix_pgc_dn_status1;
503 u32 m4_mix_pgc_dn_status2;
504 u32 pu_pgc_dn_status0;
505 u32 pu_pgc_dn_status1;
506 u32 pu_pgc_dn_status2;
507 u32 m4_pu_pgc_dn_status0;
508 u32 m4_pu_pgc_dn_status1;
509 u32 m4_pu_pgc_dn_status2;
510 u32 res[3];
511 u32 mix_pdn_flg;
512 u32 pu_pdn_flg;
513 u32 m4_mix_pdn_flg;
514 u32 m4_pu_pdn_flg;
515 u32 imr1_core2;
516 u32 imr2_core2;
517 u32 imr3_core2;
518 u32 imr4_core2;
519 u32 imr1_core3;
520 u32 imr2_core3;
521 u32 imr3_core3;
522 u32 imr4_core3;
523 u32 pgc_ack_sel_pu;
524 u32 pgc_ack_sel_m4_pu;
525 u32 slt15_cfg;
526 u32 slt16_cfg;
527 u32 slt17_cfg;
528 u32 slt18_cfg;
529 u32 slt19_cfg;
530 u32 gpc_pu_pwrhsk;
531 u32 slt0_cfg_pu;
532 u32 slt1_cfg_pu;
533 u32 slt2_cfg_pu;
534 u32 slt3_cfg_pu;
535 u32 slt4_cfg_pu;
536 u32 slt5_cfg_pu;
537 u32 slt6_cfg_pu;
538 u32 slt7_cfg_pu;
539 u32 slt8_cfg_pu;
540 u32 slt9_cfg_pu;
541 u32 slt10_cfg_pu;
542 u32 slt11_cfg_pu;
543 u32 slt12_cfg_pu;
544 u32 slt13_cfg_pu;
545 u32 slt14_cfg_pu;
546 u32 slt15_cfg_pu;
547 u32 slt16_cfg_pu;
548 u32 slt17_cfg_pu;
549 u32 slt18_cfg_pu;
550 u32 slt19_cfg_pu;
551};
552
553struct pgc_reg {
554 u32 pgcr;
555 u32 pgpupscr;
556 u32 pgpdnscr;
557 u32 pgsr;
558 u32 pgauxsw;
559 u32 pgdr;
560};
Peng Fanb11a7342018-01-10 13:20:20 +0800561#endif
562#endif