blob: e09dd7163f79d34e2e89616a2ab509b8e2743514 [file] [log] [blame]
Dan Malek6acf0482007-01-05 09:15:34 +01001/*
2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <dan@embeddedalley.com>
4 * Copied from STx GP3.
5 * Updates for Silicon Tx GP3 SSA board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
42#define CONFIG_CPM2 1 /* has CPM2 */
43#define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
44
Wolfgang Denk75839132007-07-06 02:50:19 +020045#define CONFIG_PCI /* PCI ethernet support */
46#define CONFIG_TSEC_ENET /* tsec ethernet support*/
47#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
Dan Malek6acf0482007-01-05 09:15:34 +010048#define CONFIG_ENV_OVERWRITE
Wolfgang Denk75839132007-07-06 02:50:19 +020049#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
50#undef CONFIG_DDR_ECC /* only for ECC DDR module */
51#undef CONFIG_DDR_DLL /* possible DLL fix needed */
Dan Malek6acf0482007-01-05 09:15:34 +010052#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
53
Kumar Galaa3b76c52008-01-16 09:11:53 -060054#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Dan Malek6acf0482007-01-05 09:15:34 +010055
56/* sysclk for MPC85xx
57 */
58
Wolfgang Denk75839132007-07-06 02:50:19 +020059#define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
Dan Malek6acf0482007-01-05 09:15:34 +010060
61/* Blinkin' LEDs for Robert :-)
62*/
63#define CONFIG_SHOW_ACTIVITY 1
64
65/*
66 * These can be toggled for performance analysis, otherwise use default.
67 */
Wolfgang Denk75839132007-07-06 02:50:19 +020068#define CONFIG_L2_CACHE /* toggle L2 cache */
69#define CONFIG_BTB /* toggle branch predition */
70#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
Dan Malek6acf0482007-01-05 09:15:34 +010071
Wolfgang Denk75839132007-07-06 02:50:19 +020072#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Dan Malek6acf0482007-01-05 09:15:34 +010073
Wolfgang Denk75839132007-07-06 02:50:19 +020074#undef CFG_DRAM_TEST /* memory test, takes time */
75#define CFG_MEMTEST_START 0x00200000 /* memtest region */
76#define CFG_MEMTEST_END 0x00400000
Dan Malek6acf0482007-01-05 09:15:34 +010077
78
Wolfgang Denk75839132007-07-06 02:50:19 +020079/* Localbus connector. There are many options that can be
Dan Malek6acf0482007-01-05 09:15:34 +010080 * connected here, including sdram or lots of flash.
81 * This address, however, is used to configure a 256M local bus
82 * window that includes the Config latch below.
83 */
Wolfgang Denk75839132007-07-06 02:50:19 +020084#define CFG_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
Dan Malek6acf0482007-01-05 09:15:34 +010085#define CFG_LBC_OPTION_SIZE 256 /* 256MB */
86
87/* There are various flash options used, we configure for the largest,
88 * which is 64Mbytes. The CFI works fine and will discover the proper
89 * sizes.
90 */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020091#ifdef CONFIG_STXSSA_4M
Wolfgang Denk75839132007-07-06 02:50:19 +020092#define CFG_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020093#else
Wolfgang Denk75839132007-07-06 02:50:19 +020094#define CFG_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020095#endif
96#define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x1801) /* port size 32bit */
97#define CFG_OR0_PRELIM (CFG_FLASH_BASE | 0x0FF7)
Dan Malek6acf0482007-01-05 09:15:34 +010098
99#define CFG_FLASH_CFI 1
100#define CFG_FLASH_CFI_DRIVER 1
Wolfgang Denk75839132007-07-06 02:50:19 +0200101#undef CFG_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
Dan Malek6acf0482007-01-05 09:15:34 +0100102#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
103#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
104
105#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
106
107#define CFG_FLASH_PROTECTION
108
109/* The configuration latch is Chip Select 1.
110 * It's an 8-bit latch in the lower 8 bits of the word.
111 */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200112#define CFG_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
113#define CFG_BR1_PRELIM 0xFB001801 /* 32-bit port */
Wolfgang Denk75839132007-07-06 02:50:19 +0200114#define CFG_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
Dan Malek6acf0482007-01-05 09:15:34 +0100115
Wolfgang Denk75839132007-07-06 02:50:19 +0200116#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
Dan Malek6acf0482007-01-05 09:15:34 +0100117
118#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
119#define CFG_RAMBOOT
120#else
Wolfgang Denk75839132007-07-06 02:50:19 +0200121#undef CFG_RAMBOOT
Dan Malek6acf0482007-01-05 09:15:34 +0100122#endif
123
124#ifdef CFG_RAMBOOT
Wolfgang Denk75839132007-07-06 02:50:19 +0200125#define CFG_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
Dan Malek6acf0482007-01-05 09:15:34 +0100126#else
Wolfgang Denk75839132007-07-06 02:50:19 +0200127#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Dan Malek6acf0482007-01-05 09:15:34 +0100128#endif
Wolfgang Denk75839132007-07-06 02:50:19 +0200129#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
Dan Malek6acf0482007-01-05 09:15:34 +0100130#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
131
132
133/*
134 * DDR Setup
135 */
136
137/*
138 * Base addresses -- Note these are effective addresses where the
139 * actual resources get mapped (not physical addresses)
140 */
141#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
142#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
143
Wolfgang Denk75839132007-07-06 02:50:19 +0200144#define SPD_EEPROM_ADDRESS 0x54 /* DDR DIMM */
Dan Malek6acf0482007-01-05 09:15:34 +0100145
146#undef CONFIG_CLOCKS_IN_MHZ
147
148/* local bus definitions */
Wolfgang Denk75839132007-07-06 02:50:19 +0200149#define CFG_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
Dan Malek6acf0482007-01-05 09:15:34 +0100150#define CFG_OR2_PRELIM 0xfc006901
Wolfgang Denk75839132007-07-06 02:50:19 +0200151#define CFG_LBC_LCRR 0x00030004 /* local bus freq */
Dan Malek6acf0482007-01-05 09:15:34 +0100152#define CFG_LBC_LBCR 0x00000000
153#define CFG_LBC_LSRT 0x20000000
154#define CFG_LBC_MRTPR 0x20000000
155#define CFG_LBC_LSDMR_1 0x2861b723
156#define CFG_LBC_LSDMR_2 0x0861b723
157#define CFG_LBC_LSDMR_3 0x0861b723
158#define CFG_LBC_LSDMR_4 0x1861b723
159#define CFG_LBC_LSDMR_5 0x4061b723
160
161#define CONFIG_L1_INIT_RAM
Wolfgang Denk75839132007-07-06 02:50:19 +0200162#define CFG_INIT_RAM_LOCK 1
163#define CFG_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
164#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
Dan Malek6acf0482007-01-05 09:15:34 +0100165
Wolfgang Denk75839132007-07-06 02:50:19 +0200166#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
Dan Malek6acf0482007-01-05 09:15:34 +0100167#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
168#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
169
Wolfgang Denk75839132007-07-06 02:50:19 +0200170#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
171#define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dan Malek6acf0482007-01-05 09:15:34 +0100172
173/* Serial Port */
174#define CONFIG_CONS_INDEX 2
175#undef CONFIG_SERIAL_SOFTWARE_FIFO
176#define CFG_NS16550
177#define CFG_NS16550_SERIAL
Wolfgang Denk75839132007-07-06 02:50:19 +0200178#define CFG_NS16550_REG_SIZE 1
Dan Malek6acf0482007-01-05 09:15:34 +0100179#define CFG_NS16550_CLK get_bus_freq(0)
180
Dan Malek6acf0482007-01-05 09:15:34 +0100181#define CFG_BAUDRATE_TABLE \
182 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
183
Wolfgang Denk75839132007-07-06 02:50:19 +0200184#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
185#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
Dan Malek6acf0482007-01-05 09:15:34 +0100186
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200187#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
188#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
Wolfgang Denk75839132007-07-06 02:50:19 +0200189#ifdef CFG_HUSH_PARSER
Dan Malek6acf0482007-01-05 09:15:34 +0100190#define CFG_PROMPT_HUSH_PS2 "> "
191#endif
192
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200193/*
194 * I2C
195 */
Dan Malek6acf0482007-01-05 09:15:34 +0100196#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
Wolfgang Denk75839132007-07-06 02:50:19 +0200197#define CONFIG_HARD_I2C /* I2C with hardware support*/
Dan Malek6acf0482007-01-05 09:15:34 +0100198#undef CONFIG_SOFT_I2C /* I2C bit-banged */
199#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
200#define CFG_I2C_SLAVE 0x7F
Dan Malek6acf0482007-01-05 09:15:34 +0100201#undef CFG_I2C_NOPROBES
Dan Malek6acf0482007-01-05 09:15:34 +0100202#define CFG_I2C_OFFSET 0x3000
203
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200204/* I2C RTC */
205#define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
206#define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
207
Wolfgang Denk75839132007-07-06 02:50:19 +0200208/* I2C EEPROM. AT24C32, we keep our environment in here.
Dan Malek6acf0482007-01-05 09:15:34 +0100209*/
210#define CFG_I2C_EEPROM_ADDR 0x51 /* 1010001x */
211#define CFG_I2C_EEPROM_ADDR_LEN 2
212#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
213#define CFG_EEPROM_PAGE_WRITE_ENABLE
214#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
215
216/*
217 * Standard 8555 PCI mapping.
218 * Addresses are mapped 1-1.
219 */
220#define CFG_PCI1_MEM_BASE 0x80000000
221#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
222#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
223#define CFG_PCI1_IO_BASE 0x00000000
224#define CFG_PCI1_IO_PHYS 0xe2000000
225#define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
226
227#define CFG_PCI2_MEM_BASE 0xa0000000
228#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
229#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
230#define CFG_PCI2_IO_BASE 0x00000000
231#define CFG_PCI2_IO_PHYS 0xe3000000
232#define CFG_PCI2_IO_SIZE 0x01000000 /* 16M */
233
234#if defined(CONFIG_PCI) /* PCI Ethernet card */
Grzegorz Bernacki06553ce2007-09-11 15:42:11 +0200235#define CONFIG_MPC85XX_PCI2 1
Dan Malek6acf0482007-01-05 09:15:34 +0100236#define CONFIG_NET_MULTI
Wolfgang Denk75839132007-07-06 02:50:19 +0200237#define CONFIG_PCI_PNP /* do pci plug-and-play */
Dan Malek6acf0482007-01-05 09:15:34 +0100238
Wolfgang Denk75839132007-07-06 02:50:19 +0200239#define CONFIG_EEPRO100
240#define CONFIG_TULIP
Dan Malek6acf0482007-01-05 09:15:34 +0100241
242#if !defined(CONFIG_PCI_PNP)
Wolfgang Denk75839132007-07-06 02:50:19 +0200243 #define PCI_ENET0_IOADDR 0xe0000000
244 #define PCI_ENET0_MEMADDR 0xe0000000
245 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Dan Malek6acf0482007-01-05 09:15:34 +0100246#endif
247
Wolfgang Denk75839132007-07-06 02:50:19 +0200248#define CONFIG_PCI_SCAN_SHOW
249#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Dan Malek6acf0482007-01-05 09:15:34 +0100250
251#endif /* CONFIG_PCI */
252
253#if defined(CONFIG_TSEC_ENET)
254
255#ifndef CONFIG_NET_MULTI
Wolfgang Denk75839132007-07-06 02:50:19 +0200256#define CONFIG_NET_MULTI 1
Dan Malek6acf0482007-01-05 09:15:34 +0100257#endif
258
259#define CONFIG_MII 1 /* MII PHY management */
260
Kim Phillips177e58f2007-05-16 16:52:19 -0500261#define CONFIG_TSEC1 1
262#define CONFIG_TSEC1_NAME "TSEC0"
263#define CONFIG_TSEC2 1
264#define CONFIG_TSEC2_NAME "TSEC1"
Dan Malek6acf0482007-01-05 09:15:34 +0100265
266#define TSEC1_PHY_ADDR 2
267#define TSEC2_PHY_ADDR 4
268#define TSEC1_PHYIDX 0
269#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500270#define TSEC1_FLAGS TSEC_GIGABIT
271#define TSEC2_FLAGS TSEC_GIGABIT
Dan Malek6acf0482007-01-05 09:15:34 +0100272#define CONFIG_ETHPRIME "TSEC0"
273
274#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
275
Wolfgang Denk75839132007-07-06 02:50:19 +0200276#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
277#undef CONFIG_ETHER_NONE /* define if ether on something else */
278#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
Dan Malek6acf0482007-01-05 09:15:34 +0100279
280#if (CONFIG_ETHER_INDEX == 2)
281 /*
282 * - Rx-CLK is CLK13
283 * - Tx-CLK is CLK14
284 * - Select bus for bd/buffers
285 * - Full duplex
286 */
Wolfgang Denk75839132007-07-06 02:50:19 +0200287 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
288 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
289 #define CFG_CPMFCR_RAMTYPE 0
Dan Malek6acf0482007-01-05 09:15:34 +0100290#if 0
Wolfgang Denk75839132007-07-06 02:50:19 +0200291 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
Dan Malek6acf0482007-01-05 09:15:34 +0100292#else
Wolfgang Denk75839132007-07-06 02:50:19 +0200293 #define CFG_FCC_PSMR 0
Dan Malek6acf0482007-01-05 09:15:34 +0100294#endif
295 #define FETH2_RST 0x01
296#elif (CONFIG_ETHER_INDEX == 3)
297 /* need more definitions here for FE3 */
298 #define FETH3_RST 0x80
Wolfgang Denk75839132007-07-06 02:50:19 +0200299#endif /* CONFIG_ETHER_INDEX */
Dan Malek6acf0482007-01-05 09:15:34 +0100300
301/* MDIO is done through the TSEC0 control.
302*/
303#define CONFIG_MII /* MII PHY management */
304#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
305
306#endif
307
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200308/* Environment - default config is in flash, see below */
309#if 0 /* in EEPROM */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200310# define CFG_ENV_IS_IN_EEPROM 1
311# define CFG_ENV_OFFSET 0
312# define CFG_ENV_SIZE 2048
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200313#else /* in flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200314# define CFG_ENV_IS_IN_FLASH 1
315# ifdef CONFIG_STXSSA_4M
316# define CFG_ENV_SECT_SIZE 0x20000
317# else /* default configuration - 64 MiB flash */
318# define CFG_ENV_SECT_SIZE 0x40000
319# endif
320# define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
321# define CFG_ENV_SIZE 0x4000
322# define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
323# define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
Dan Malek6acf0482007-01-05 09:15:34 +0100324#endif
325
Dan Malek6acf0482007-01-05 09:15:34 +0100326#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
327#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
328
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200329#define CONFIG_TIMESTAMP /* Print image info with ts */
330
Jon Loeligere63319f2007-06-13 13:22:08 -0500331
332/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500333 * BOOTP options
334 */
335#define CONFIG_BOOTP_BOOTFILESIZE
336#define CONFIG_BOOTP_BOOTPATH
337#define CONFIG_BOOTP_GATEWAY
338#define CONFIG_BOOTP_HOSTNAME
339
340
341/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500342 * Command line configuration.
343 */
344#include <config_cmd_default.h>
345
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200346#define CONFIG_CMD_DATE
347#define CONFIG_CMD_DHCP
348#define CONFIG_CMD_EEPROM
Jon Loeligere63319f2007-06-13 13:22:08 -0500349#define CONFIG_CMD_I2C
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200350#define CONFIG_CMD_NFS
351#define CONFIG_CMD_PING
352#define CONFIG_CMD_SNTP
Jon Loeligere63319f2007-06-13 13:22:08 -0500353
354#if defined(CONFIG_PCI)
355 #define CONFIG_CMD_PCI
356#endif
357
358#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
359 #define CONFIG_CMD_MII
360#endif
361
Dan Malek6acf0482007-01-05 09:15:34 +0100362#if defined(CFG_RAMBOOT)
Jon Loeligere63319f2007-06-13 13:22:08 -0500363 #undef CONFIG_CMD_ENV
364 #undef CONFIG_CMD_LOADS
Dan Malek6acf0482007-01-05 09:15:34 +0100365#else
Jon Loeligere63319f2007-06-13 13:22:08 -0500366 #define CONFIG_CMD_ELF
Dan Malek6acf0482007-01-05 09:15:34 +0100367#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500368
Dan Malek6acf0482007-01-05 09:15:34 +0100369
370#undef CONFIG_WATCHDOG /* watchdog disabled */
371
372/*
373 * Miscellaneous configurable options
374 */
375#define CFG_LONGHELP /* undef to save memory */
376#define CFG_PROMPT "SSA=> " /* Monitor Command Prompt */
Jon Loeliger595f2622007-07-04 22:31:07 -0500377#if defined(CONFIG_CMD_KGDB)
Dan Malek6acf0482007-01-05 09:15:34 +0100378#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
379#else
380#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
381#endif
382#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
383#define CFG_MAXARGS 16 /* max number of command args */
384#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
385#define CFG_LOAD_ADDR 0x1000000 /* default load address */
386#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
387
388/*
389 * For booting Linux, the board info and command line data
390 * have to be in the first 8 MB of memory, since this is
391 * the maximum mapped by the Linux kernel during initialization.
392 */
393#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
394
Dan Malek6acf0482007-01-05 09:15:34 +0100395/*
396 * Internal Definitions
397 *
398 * Boot Flags
399 */
400#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
401#define BOOTFLAG_WARM 0x02 /* Software reboot */
402
Jon Loeliger595f2622007-07-04 22:31:07 -0500403#if defined(CONFIG_CMD_KGDB)
Dan Malek6acf0482007-01-05 09:15:34 +0100404#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
405#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
406#endif
407
408/*Note: change below for your network setting!!! */
409#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming458c3892007-08-16 16:35:02 -0500410#define CONFIG_HAS_ETH0
Dan Malek6acf0482007-01-05 09:15:34 +0100411#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
412#define CONFIG_HAS_ETH1
413#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
414#define CONFIG_HAS_ETH2
415#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
416#endif
417
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200418/*
419 * Environment in EEPROM is compatible with different flash sector sizes,
420 * but only little space is available, so we use a very simple setup.
421 * With environment in flash, we use a more powerful default configuration.
422 */
423#ifdef CFG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
424
Wolfgang Denk75839132007-07-06 02:50:19 +0200425#define CONFIG_BAUDRATE 38400
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200426
427#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
428#define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
429#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
Dan Malek6acf0482007-01-05 09:15:34 +0100430#define CONFIG_SERVERIP 192.168.85.1
Wolfgang Denk75839132007-07-06 02:50:19 +0200431#define CONFIG_IPADDR 192.168.85.60
Dan Malek6acf0482007-01-05 09:15:34 +0100432#define CONFIG_GATEWAYIP 192.168.85.1
433#define CONFIG_NETMASK 255.255.255.0
434#define CONFIG_HOSTNAME STX_SSA
435#define CONFIG_ROOTPATH /gppproot
436#define CONFIG_BOOTFILE uImage
437#define CONFIG_LOADADDR 0x1000000
438
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200439#else /* ENV IS IN FLASH -- use a full-blown envionment */
440
Wolfgang Denk75839132007-07-06 02:50:19 +0200441#define CONFIG_BAUDRATE 115200
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200442
443#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
444
445#define CONFIG_PREBOOT "echo;" \
446 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
447 "echo"
448
449#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
450
451#define CONFIG_EXTRA_ENV_SETTINGS \
452 "hostname=gp3ssa\0" \
453 "bootfile=/tftpboot/gp3ssa/uImage\0" \
454 "loadaddr=400000\0" \
455 "netdev=eth0\0" \
456 "consdev=ttyS1\0" \
457 "nfsargs=setenv bootargs root=/dev/nfs rw " \
458 "nfsroot=$serverip:$rootpath\0" \
459 "ramargs=setenv bootargs root=/dev/ram rw\0" \
460 "addip=setenv bootargs $bootargs " \
461 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
462 ":$hostname:$netdev:off panic=1\0" \
463 "addcons=setenv bootargs $bootargs " \
464 "console=$consdev,$baudrate\0" \
465 "flash_nfs=run nfsargs addip addcons;" \
466 "bootm $kernel_addr\0" \
467 "flash_self=run ramargs addip addcons;" \
468 "bootm $kernel_addr $ramdisk_addr\0" \
469 "net_nfs=tftp $loadaddr $bootfile;" \
470 "run nfsargs addip addcons;bootm\0" \
471 "rootpath=/opt/eldk/ppc_85xx\0" \
472 "kernel_addr=FC000000\0" \
473 "ramdisk_addr=FC200000\0" \
474 ""
475#define CONFIG_BOOTCOMMAND "run flash_self"
476
477#endif /* CFG_ENV_IS_IN_EEPROM */
478
Dan Malek6acf0482007-01-05 09:15:34 +0100479#endif /* __CONFIG_H */