blob: ed91bdc12434b748b30315b7b52ea999b151a7e4 [file] [log] [blame]
Bo Shen60f3dd32013-05-12 22:40:54 +00001/*
2 * Configuation settings for the SAMA5D3xEK board.
3 *
4 * Copyright (C) 2012 - 2013 Atmel
5 *
6 * based on at91sam9m10g45ek.h by:
7 * Stelian Pop <stelian@popies.net>
8 * Lead Tech Design <www.leadtechdesign.com>
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Bo Shen60f3dd32013-05-12 22:40:54 +000011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Wu, Josh42587542015-03-30 14:51:19 +080016/*
17 * If has No NOR flash, please put the definition: CONFIG_SYS_NO_FLASH
18 * before the common header.
19 */
20#include "at91-sama5_common.h"
Bo Shen60f3dd32013-05-12 22:40:54 +000021
Wu, Josh3c0c6602015-08-19 19:11:19 +080022#define CONFIG_BOARD_LATE_INIT
23#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
24
Bo Shen60f3dd32013-05-12 22:40:54 +000025/* serial console */
26#define CONFIG_ATMEL_USART
27#define CONFIG_USART_BASE ATMEL_BASE_DBGU
28#define CONFIG_USART_ID ATMEL_ID_DBGU
29
30/*
31 * This needs to be defined for the OHCI code to work but it is defined as
32 * ATMEL_ID_UHPHS in the CPU specific header files.
33 */
34#define ATMEL_ID_UHP ATMEL_ID_UHPHS
35
36/*
37 * Specify the clock enable bit in the PMC_SCER register.
38 */
39#define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP
40
41/* LCD */
Bo Shen60f3dd32013-05-12 22:40:54 +000042#define LCD_BPP LCD_COLOR16
43#define LCD_OUTPUT_BPP 24
44#define CONFIG_LCD_LOGO
Bo Shen60f3dd32013-05-12 22:40:54 +000045#define CONFIG_LCD_INFO
46#define CONFIG_LCD_INFO_BELOW_LOGO
47#define CONFIG_SYS_WHITE_ON_BLACK
48#define CONFIG_ATMEL_HLCD
49#define CONFIG_ATMEL_LCD_RGB565
Bo Shen60f3dd32013-05-12 22:40:54 +000050
51/* board specific (not enough SRAM) */
52#define CONFIG_SAMA5D3_LCD_BASE 0x23E00000
53
Bo Shenb15f4f62014-07-18 16:43:08 +080054/* NOR flash */
Wu, Josh42587542015-03-30 14:51:19 +080055#ifndef CONFIG_SYS_NO_FLASH
Bo Shenb15f4f62014-07-18 16:43:08 +080056#define CONFIG_FLASH_CFI_DRIVER
57#define CONFIG_SYS_FLASH_CFI
58#define CONFIG_SYS_FLASH_PROTECTION
59#define CONFIG_SYS_FLASH_BASE 0x10000000
60#define CONFIG_SYS_MAX_FLASH_SECT 131
61#define CONFIG_SYS_MAX_FLASH_BANKS 1
Bo Shenb15f4f62014-07-18 16:43:08 +080062#endif
Bo Shen60f3dd32013-05-12 22:40:54 +000063
Bo Shen60f3dd32013-05-12 22:40:54 +000064/* SDRAM */
65#define CONFIG_NR_DRAM_BANKS 1
66#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_DDRCS
67#define CONFIG_SYS_SDRAM_SIZE 0x20000000
68
Bo Shenf92b2982013-11-15 11:12:38 +080069#ifdef CONFIG_SPL_BUILD
70#define CONFIG_SYS_INIT_SP_ADDR 0x310000
71#else
Bo Shen60f3dd32013-05-12 22:40:54 +000072#define CONFIG_SYS_INIT_SP_ADDR \
73 (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
Bo Shenf92b2982013-11-15 11:12:38 +080074#endif
Bo Shen60f3dd32013-05-12 22:40:54 +000075
76/* SerialFlash */
Bo Shen60f3dd32013-05-12 22:40:54 +000077
78#ifdef CONFIG_CMD_SF
79#define CONFIG_ATMEL_SPI
Bo Shen60f3dd32013-05-12 22:40:54 +000080#define CONFIG_SF_DEFAULT_SPEED 30000000
81#endif
82
83/* NAND flash */
84#define CONFIG_CMD_NAND
85
86#ifdef CONFIG_CMD_NAND
Bo Shen60f3dd32013-05-12 22:40:54 +000087#define CONFIG_NAND_ATMEL
88#define CONFIG_SYS_MAX_NAND_DEVICE 1
89#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
90/* our ALE is AD21 */
91#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
92/* our CLE is AD22 */
93#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
94#define CONFIG_SYS_NAND_ONFI_DETECTION
95/* PMECC & PMERRLOC */
96#define CONFIG_ATMEL_NAND_HWECC
97#define CONFIG_ATMEL_NAND_HW_PMECC
98#define CONFIG_PMECC_CAP 4
99#define CONFIG_PMECC_SECTOR_SIZE 512
Bo Shen60f3dd32013-05-12 22:40:54 +0000100#define CONFIG_CMD_NAND_TRIMFFS
101#endif
102
103/* Ethernet Hardware */
104#define CONFIG_MACB
105#define CONFIG_RMII
Bo Shen60f3dd32013-05-12 22:40:54 +0000106#define CONFIG_NET_RETRY_COUNT 20
107#define CONFIG_MACB_SEARCH_PHY
Bo Shen6f6afad2013-06-26 10:11:06 +0800108#define CONFIG_RGMII
Bo Shen6f6afad2013-06-26 10:11:06 +0800109#define CONFIG_PHYLIB
110#define CONFIG_PHY_MICREL
111#define CONFIG_PHY_MICREL_KSZ9021
Bo Shen60f3dd32013-05-12 22:40:54 +0000112
113/* MMC */
Bo Shen60f3dd32013-05-12 22:40:54 +0000114
115#ifdef CONFIG_CMD_MMC
116#define CONFIG_MMC
117#define CONFIG_GENERIC_MMC
118#define CONFIG_GENERIC_ATMEL_MCI
119#define ATMEL_BASE_MMCI ATMEL_BASE_MCI0
120#endif
121
122/* USB */
Bo Shen60f3dd32013-05-12 22:40:54 +0000123
124#ifdef CONFIG_CMD_USB
125#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800126#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
Bo Shen60f3dd32013-05-12 22:40:54 +0000127#define CONFIG_USB_OHCI_NEW
128#define CONFIG_SYS_USB_OHCI_CPU_INIT
129#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI
130#define CONFIG_SYS_USB_OHCI_SLOT_NAME "sama5d3"
131#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
132#define CONFIG_DOS_PARTITION
Bo Shen60f3dd32013-05-12 22:40:54 +0000133#endif
134
Bo Shenf9623df2013-09-11 18:24:51 +0800135/* USB device */
Bo Shenf9623df2013-09-11 18:24:51 +0800136#define CONFIG_USB_ETHER
137#define CONFIG_USB_ETH_RNDIS
138#define CONFIG_USBNET_MANUFACTURER "Atmel SAMA5D3xEK"
139
Bo Shen60f3dd32013-05-12 22:40:54 +0000140#if defined(CONFIG_CMD_USB) || defined(CONFIG_CMD_MMC)
Wu, Josha3dd08e2015-01-20 10:33:32 +0800141#define CONFIG_FAT_WRITE
Bo Shen60f3dd32013-05-12 22:40:54 +0000142#endif
143
144#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
145
146#ifdef CONFIG_SYS_USE_SERIALFLASH
Wu, Josh12e84412015-08-19 19:11:21 +0800147/* override the bootcmd, bootargs and other configuration for spi flash env*/
Bo Shen60f3dd32013-05-12 22:40:54 +0000148#elif CONFIG_SYS_USE_NANDFLASH
Wu, Josh244caf02015-08-19 19:11:20 +0800149/* override the bootcmd, bootargs and other configuration nandflash env */
Bo Shen60f3dd32013-05-12 22:40:54 +0000150#elif CONFIG_SYS_USE_MMC
Wu, Josh8b9c7512015-08-19 19:11:18 +0800151/* override the bootcmd, bootargs and other configuration for sd/mmc env */
Bo Shen60f3dd32013-05-12 22:40:54 +0000152#else
Bo Shenadaa1362013-08-11 14:26:20 +0000153#define CONFIG_ENV_IS_NOWHERE
Bo Shen60f3dd32013-05-12 22:40:54 +0000154#endif
155
Bo Shenf92b2982013-11-15 11:12:38 +0800156/* SPL */
Bo Shenf92b2982013-11-15 11:12:38 +0800157#define CONFIG_SPL_FRAMEWORK
158#define CONFIG_SPL_TEXT_BASE 0x300000
159#define CONFIG_SPL_MAX_SIZE 0x10000
160#define CONFIG_SPL_BSS_START_ADDR 0x20000000
161#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
162#define CONFIG_SYS_SPL_MALLOC_START 0x20080000
163#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
164
Bo Shenf92b2982013-11-15 11:12:38 +0800165#define CONFIG_SPL_BOARD_INIT
Bo Shen37a36b32014-03-03 14:47:15 +0800166#define CONFIG_SYS_MONITOR_LEN (512 << 10)
167
Bo Shenf92b2982013-11-15 11:12:38 +0800168#ifdef CONFIG_SYS_USE_MMC
Bo Shen83a718d2015-03-04 13:32:57 +0800169#define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/armv7/u-boot-spl.lds
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100170#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200171#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shen37a36b32014-03-03 14:47:15 +0800172
Bo Shen540c0312014-03-03 14:47:17 +0800173#elif CONFIG_SYS_USE_NANDFLASH
Bo Shen540c0312014-03-03 14:47:17 +0800174#define CONFIG_SPL_NAND_DRIVERS
175#define CONFIG_SPL_NAND_BASE
176#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
177#define CONFIG_SYS_NAND_5_ADDR_CYCLE
178#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
179#define CONFIG_SYS_NAND_PAGE_COUNT 64
180#define CONFIG_SYS_NAND_OOBSIZE 64
181#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
182#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
Andreas Bießmannf52c0192014-05-19 14:23:41 +0200183#define CONFIG_SPL_GENERATE_ATMEL_PMECC_HEADER
Bo Shen540c0312014-03-03 14:47:17 +0800184
Bo Shen37a36b32014-03-03 14:47:15 +0800185#elif CONFIG_SYS_USE_SERIALFLASH
Bo Shen37a36b32014-03-03 14:47:15 +0800186#define CONFIG_SPL_SPI_LOAD
Wu, Josh12e84412015-08-19 19:11:21 +0800187#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
Bo Shen37a36b32014-03-03 14:47:15 +0800188
Bo Shenf92b2982013-11-15 11:12:38 +0800189#endif
190
Bo Shen60f3dd32013-05-12 22:40:54 +0000191#endif