blob: 3eaa4630f81615010a4f2bc8ce630cc070240fd4 [file] [log] [blame]
Jon Loeliger3b971c92007-10-16 15:26:51 -05001/*
Timur Tabi32f709e2011-04-11 14:18:22 -05002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Jon Loeliger3b971c92007-10-16 15:26:51 -05003 *
Tom Rinie2378802016-01-14 22:05:13 -05004 * SPDX-License-Identifier: GPL-2.0
Jon Loeliger3b971c92007-10-16 15:26:51 -05005 */
6
7/*
8 * MPC8610HPCD board configuration file
Jon Loeliger3b971c92007-10-16 15:26:51 -05009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* High Level Configuration Options */
Jon Loeliger3b971c92007-10-16 15:26:51 -050015#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
16
York Sun59e74682007-10-31 14:59:04 -050017/* video */
Timur Tabi32f709e2011-04-11 14:18:22 -050018#define CONFIG_FSL_DIU_FB
19
Timur Tabi020edd22011-02-15 17:09:19 -060020#ifdef CONFIG_FSL_DIU_FB
21#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
Timur Tabie6044632010-08-31 19:56:43 -050022#define CONFIG_VIDEO_LOGO
23#define CONFIG_VIDEO_BMP_LOGO
York Sun59e74682007-10-31 14:59:04 -050024#endif
25
Jon Loeliger3b971c92007-10-16 15:26:51 -050026#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger3b971c92007-10-16 15:26:51 -050028#endif
29
Becky Bruced1cb6cb2008-11-03 15:44:01 -060030/*
31 * virtual address to be used for temporary mappings. There
32 * should be 128k free at this VA.
33 */
34#define CONFIG_SYS_SCRATCH_VA 0xc0000000
35
Robert P. J. Daya8099812016-05-03 19:52:49 -040036#define CONFIG_PCI1 1 /* PCI controller 1 */
Jon Loeliger3b971c92007-10-16 15:26:51 -050037#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
38#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
39#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000040#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050041#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger3b971c92007-10-16 15:26:51 -050042
43#define CONFIG_ENV_OVERWRITE
Jon Loeliger3b971c92007-10-16 15:26:51 -050044#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
45
Peter Tyser86dee4a2010-10-07 22:32:48 -050046#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050047#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
Jon Loeliger3b971c92007-10-16 15:26:51 -050048#define CONFIG_ALTIVEC 1
49
50/*
51 * L2CR setup -- make sure this is right for your board!
52 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_L2
Jon Loeliger3b971c92007-10-16 15:26:51 -050054#define L2_INIT 0
York Sunb7145172007-10-29 13:58:39 -050055#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger3b971c92007-10-16 15:26:51 -050056
57#ifndef CONFIG_SYS_CLK_FREQ
58#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
59#endif
60
York Sunb7145172007-10-29 13:58:39 -050061#define CONFIG_MISC_INIT_R 1
Jon Loeliger3b971c92007-10-16 15:26:51 -050062
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
64#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger3b971c92007-10-16 15:26:51 -050065
66/*
67 * Base addresses -- Note these are effective addresses where the
68 * actual resources get mapped (not physical addresses)
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
71#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger3b971c92007-10-16 15:26:51 -050072
Jon Loeligerab6960f2008-11-20 14:02:56 -060073#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
74#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaa37b9ce2009-08-05 07:59:35 -050075#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerab6960f2008-11-20 14:02:56 -060076
Jon Loeliger54634b42008-08-26 15:01:36 -050077/* DDR Setup */
Jon Loeliger54634b42008-08-26 15:01:36 -050078#undef CONFIG_FSL_DDR_INTERACTIVE
79#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
80#define CONFIG_DDR_SPD
81
82#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
83#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
84
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -060087#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jon Loeliger3b971c92007-10-16 15:26:51 -050088#define CONFIG_VERY_BIG_RAM
89
Jon Loeliger54634b42008-08-26 15:01:36 -050090#define CONFIG_DIMM_SLOTS_PER_CTLR 1
91#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
92
Kumar Galac68e86c2011-01-31 22:18:47 -060093#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jon Loeliger3b971c92007-10-16 15:26:51 -050094
Jon Loeliger54634b42008-08-26 15:01:36 -050095/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger3b971c92007-10-16 15:26:51 -050097
98#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
100#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
101#define CONFIG_SYS_DDR_TIMING_3 0x00000000
102#define CONFIG_SYS_DDR_TIMING_0 0x00260802
103#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
104#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
105#define CONFIG_SYS_DDR_MODE_1 0x00480432
106#define CONFIG_SYS_DDR_MODE_2 0x00000000
107#define CONFIG_SYS_DDR_INTERVAL 0x06180100
108#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
109#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
110#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
111#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
112#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
113#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger3b971c92007-10-16 15:26:51 -0500114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
116#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
117#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger54634b42008-08-26 15:01:36 -0500118
Jon Loeliger3b971c92007-10-16 15:26:51 -0500119#endif
Jon Loeliger54634b42008-08-26 15:01:36 -0500120
Jon Loeliger4eab6232008-01-15 13:42:41 -0600121#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200123#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
125#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger3b971c92007-10-16 15:26:51 -0500126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
128#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger3b971c92007-10-16 15:26:51 -0500131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
133#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
136#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500137#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_BR2_PRELIM 0xf0000000
139#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500140#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
142#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500143
Jason Jin33df3e22007-10-29 19:26:21 +0800144#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500145#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
146#define PIXIS_ID 0x0 /* Board ID at offset 0 */
147#define PIXIS_VER 0x1 /* Board version at offset 1 */
148#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
149#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
150#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
151#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Sunb7145172007-10-29 13:58:39 -0500152#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500153#define PIXIS_VCTL 0x10 /* VELA Control Register */
154#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
155#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
156#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
157#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
158#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
159#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
160#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Timur Tabi7ba8b322010-03-31 17:44:13 -0500161#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
164#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#undef CONFIG_SYS_FLASH_CHECKSUM
167#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
168#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200169#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600170#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500171
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200172#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_CFI
174#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger3b971c92007-10-16 15:26:51 -0500175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
177#define CONFIG_SYS_RAMBOOT
Jon Loeliger3b971c92007-10-16 15:26:51 -0500178#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#undef CONFIG_SYS_RAMBOOT
Jon Loeliger3b971c92007-10-16 15:26:51 -0500180#endif
181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500183#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger3b971c92007-10-16 15:26:51 -0500185#endif
186
187#undef CONFIG_CLOCKS_IN_MHZ
188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_INIT_RAM_LOCK 1
190#ifndef CONFIG_SYS_INIT_RAM_LOCK
191#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500192#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500194#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200195#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500196
Wolfgang Denk0191e472010-10-26 14:34:52 +0200197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger3b971c92007-10-16 15:26:51 -0500199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
201#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500202
203/* Serial Port */
204#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_NS16550_SERIAL
206#define CONFIG_SYS_NS16550_REG_SIZE 1
207#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500210 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
213#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500214
Jon Loeliger3b971c92007-10-16 15:26:51 -0500215/* maximum size of the flat tree (8K) */
216#define OF_FLAT_TREE_MAX_SIZE 8192
217
Jon Loeliger3b971c92007-10-16 15:26:51 -0500218/*
219 * I2C
220 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200221#define CONFIG_SYS_I2C
222#define CONFIG_SYS_I2C_FSL
223#define CONFIG_SYS_FSL_I2C_SPEED 400000
224#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
225#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
226#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger3b971c92007-10-16 15:26:51 -0500227
228/*
229 * General PCI
230 * Addresses are mapped 1-1.
231 */
Becky Bruce47d20df2008-12-03 22:36:44 -0600232#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
233#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
234#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600236#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
Becky Bruce47d20df2008-12-03 22:36:44 -0600238#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500240
Jon Loeliger3b971c92007-10-16 15:26:51 -0500241/* controller 1, Base address 0xa000 */
Kumar Galad0142ce2010-12-17 10:42:33 -0600242#define CONFIG_SYS_PCIE1_NAME "ULI"
Becky Bruce47d20df2008-12-03 22:36:44 -0600243#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
244#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600246#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
248#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500249
250/* controller 2, Base Address 0x9000 */
Kumar Galad0142ce2010-12-17 10:42:33 -0600251#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Becky Bruce47d20df2008-12-03 22:36:44 -0600252#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
253#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600255#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
257#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500258
Jon Loeliger3b971c92007-10-16 15:26:51 -0500259#if defined(CONFIG_PCI)
260
261#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
262
Roy Zang4ef10e52008-01-15 16:38:38 +0800263#define CONFIG_ULI526X
264#ifdef CONFIG_ULI526X
Roy Zanga6487332007-09-13 18:52:28 +0800265#endif
Jon Loeliger3b971c92007-10-16 15:26:51 -0500266
Jon Loeliger3b971c92007-10-16 15:26:51 -0500267/************************************************************
268 * USB support
269 ************************************************************/
York Sun59e74682007-10-31 14:59:04 -0500270#define CONFIG_PCI_OHCI 1
271#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
273#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
274#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger3b971c92007-10-16 15:26:51 -0500275
276#if !defined(CONFIG_PCI_PNP)
277#define PCI_ENET0_IOADDR 0xe0000000
278#define PCI_ENET0_MEMADDR 0xe0000000
279#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
280#endif
281
Jon Loeliger3b971c92007-10-16 15:26:51 -0500282#ifdef CONFIG_SCSI_AHCI
283#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
285#define CONFIG_SYS_SCSI_MAX_LUN 1
286#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
287#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger3b971c92007-10-16 15:26:51 -0500288#endif
289
290#endif /* CONFIG_PCI */
291
292/*
293 * BAT0 2G Cacheable, non-guarded
294 * 0x0000_0000 2G DDR
295 */
Timur Tabi107e9cd2010-03-29 12:51:07 -0500296#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
297#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500298
299/*
300 * BAT1 1G Cache-inhibited, guarded
301 * 0x8000_0000 256M PCI-1 Memory
302 * 0xa000_0000 256M PCI-Express 1 Memory
303 * 0x9000_0000 256M PCI-Express 2 Memory
304 */
305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500307 | BATL_GUARDEDSTORAGE)
Becky Bruce47d20df2008-12-03 22:36:44 -0600308#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
310#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500311
312/*
Jason Jin80dff482007-10-26 18:31:59 +0800313 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger3b971c92007-10-16 15:26:51 -0500314 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger3b971c92007-10-16 15:26:51 -0500315 */
316
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500318 | BATL_GUARDEDSTORAGE)
Becky Bruce47d20df2008-12-03 22:36:44 -0600319#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
321#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500322
323/*
Becky Bruce7e554a32008-11-02 18:19:32 -0600324 * BAT3 4M Cache-inhibited, guarded
325 * 0xe000_0000 4M CCSR
Jon Loeliger3b971c92007-10-16 15:26:51 -0500326 */
327
Becky Bruce7e554a32008-11-02 18:19:32 -0600328#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500329 | BATL_GUARDEDSTORAGE)
Becky Bruce7e554a32008-11-02 18:19:32 -0600330#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
331#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500333
Jon Loeligerab6960f2008-11-20 14:02:56 -0600334#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
335#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
336 | BATL_PP_RW | BATL_CACHEINHIBIT \
337 | BATL_GUARDEDSTORAGE)
338#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
339 | BATU_BL_1M | BATU_VS | BATU_VP)
340#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
341 | BATL_PP_RW | BATL_CACHEINHIBIT)
342#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
343#endif
344
Jon Loeliger3b971c92007-10-16 15:26:51 -0500345/*
Becky Bruce7e554a32008-11-02 18:19:32 -0600346 * BAT4 32M Cache-inhibited, guarded
347 * 0xe200_0000 1M PCI-Express 2 I/O
348 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger3b971c92007-10-16 15:26:51 -0500349 */
Becky Bruce7e554a32008-11-02 18:19:32 -0600350
351#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500352 | BATL_GUARDEDSTORAGE)
Becky Bruce7e554a32008-11-02 18:19:32 -0600353#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
354#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500356
357/*
358 * BAT5 128K Cacheable, non-guarded
359 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
360 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
362#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
363#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
364#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500365
366/*
367 * BAT6 256M Cache-inhibited, guarded
368 * 0xf000_0000 256M FLASH
369 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500371 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
373#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
374#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500375
Becky Bruce2a978672008-11-05 14:55:35 -0600376/* Map the last 1M of flash where we're running from reset */
377#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
378 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200379#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600380#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
381 | BATL_MEMCOHERENCE)
382#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
383
Jon Loeliger3b971c92007-10-16 15:26:51 -0500384/*
385 * BAT7 4M Cache-inhibited, guarded
386 * 0xe800_0000 4M PIXIS
387 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500389 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
391#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
392#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500393
Jon Loeliger3b971c92007-10-16 15:26:51 -0500394/*
395 * Environment
396 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200399#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
400#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500401#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200403#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500404#endif
405
406#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500408
Jon Loeliger3b971c92007-10-16 15:26:51 -0500409/*
410 * BOOTP options
411 */
412#define CONFIG_BOOTP_BOOTFILESIZE
413#define CONFIG_BOOTP_BOOTPATH
414#define CONFIG_BOOTP_GATEWAY
415#define CONFIG_BOOTP_HOSTNAME
416
Jon Loeliger3b971c92007-10-16 15:26:51 -0500417/*
418 * Command line configuration.
419 */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500420
Jason Jin6c71b942008-05-13 11:50:36 +0800421#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200422#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500423
424/*
425 * Miscellaneous configurable options
426 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_LONGHELP /* undef to save memory */
Timur Tabi35c4d182008-01-16 15:48:12 -0600428#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500430
Jon Loeliger3b971c92007-10-16 15:26:51 -0500431/*
432 * For booting Linux, the board info and command line data
433 * have to be in the first 8 MB of memory, since this is
434 * the maximum mapped by the Linux kernel during initialization.
435 */
Scott Wood0c431f72016-07-19 17:51:55 -0500436#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
437#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500438
Jon Loeliger3b971c92007-10-16 15:26:51 -0500439#if defined(CONFIG_CMD_KGDB)
440#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500441#endif
442
443/*
444 * Environment Configuration
445 */
446#define CONFIG_IPADDR 192.168.1.100
447
448#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000449#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000450#define CONFIG_BOOTFILE "uImage"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500451#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
452
453#define CONFIG_SERVERIP 192.168.1.1
454#define CONFIG_GATEWAYIP 192.168.1.1
455#define CONFIG_NETMASK 255.255.255.0
456
457/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500458#define CONFIG_LOADADDR 0x10000000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500459
Jon Loeliger3b971c92007-10-16 15:26:51 -0500460#if defined(CONFIG_PCI1)
461#define PCI_ENV \
462 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
463 "echo e;md ${a}e00 9\0" \
464 "pci1regs=setenv a e0008; run pcireg\0" \
465 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
466 "pci d.w $b.0 56 1\0" \
467 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
468 "pci w.w $b.0 56 ffff\0" \
469 "pci1err=setenv a e0008; run pcierr\0" \
470 "pci1errc=setenv a e0008; run pcierrc\0"
471#else
472#define PCI_ENV ""
473#endif
474
475#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
476#define PCIE_ENV \
477 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
478 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
479 "pcie1regs=setenv a e000a; run pciereg\0" \
480 "pcie2regs=setenv a e0009; run pciereg\0" \
481 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
482 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
483 "pci d $b.0 130 1\0" \
484 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
485 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
486 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
487 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
488 "pcie1err=setenv a e000a; run pcieerr\0" \
489 "pcie2err=setenv a e0009; run pcieerr\0" \
490 "pcie1errc=setenv a e000a; run pcieerrc\0" \
491 "pcie2errc=setenv a e0009; run pcieerrc\0"
492#else
493#define PCIE_ENV ""
494#endif
495
496#define DMA_ENV \
497 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
498 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
499 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
500 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
501 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
502 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
503 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
504 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
505
York Sun98698c32007-10-29 13:57:53 -0500506#ifdef ENV_DEBUG
Jon Loeliger3b971c92007-10-16 15:26:51 -0500507#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200508"netdev=eth0\0" \
509"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
510"tftpflash=tftpboot $loadaddr $uboot; " \
511 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
512 " +$filesize; " \
513 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
514 " +$filesize; " \
515 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
516 " $filesize; " \
517 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
518 " +$filesize; " \
519 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
520 " $filesize\0" \
521"consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500522"ramdiskaddr=0x18000000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200523"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500524"fdtaddr=0x17c00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200525"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
526"bdev=sda3\0" \
527"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
528"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
529"maxcpus=1" \
530"eoi=mw e00400b0 0\0" \
531"iack=md e00400a0 1\0" \
532"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500533 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
534 "md ${a}f00 5\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200535"ddr1regs=setenv a e0002; run ddrreg\0" \
536"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500537 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
538 "md ${a}e60 1; md ${a}ef0 1d\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200539"guregs=setenv a e00e0; run gureg\0" \
540"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
541"mcmregs=setenv a e0001; run mcmreg\0" \
542"diuregs=md e002c000 1d\0" \
543"dium=mw e002c01c\0" \
544"diuerr=md e002c014 1\0" \
545"pmregs=md e00e1000 2b\0" \
546"lawregs=md e0000c08 4b\0" \
547"lbcregs=md e0005000 36\0" \
548"dma0regs=md e0021100 12\0" \
549"dma1regs=md e0021180 12\0" \
550"dma2regs=md e0021200 12\0" \
551"dma3regs=md e0021280 12\0" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500552 PCI_ENV \
553 PCIE_ENV \
554 DMA_ENV
York Sun98698c32007-10-29 13:57:53 -0500555#else
Marek Vasut0b3176c2012-09-23 17:41:24 +0200556#define CONFIG_EXTRA_ENV_SETTINGS \
557 "netdev=eth0\0" \
558 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
559 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500560 "ramdiskaddr=0x18000000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200561 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500562 "fdtaddr=0x17c00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200563 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
564 "bdev=sda3\0"
York Sun98698c32007-10-29 13:57:53 -0500565#endif
Jon Loeliger3b971c92007-10-16 15:26:51 -0500566
567#define CONFIG_NFSBOOTCOMMAND \
568 "setenv bootargs root=/dev/nfs rw " \
569 "nfsroot=$serverip:$rootpath " \
570 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
571 "console=$consoledev,$baudrate $othbootargs;" \
572 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600573 "tftp $fdtaddr $fdtfile;" \
574 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500575
576#define CONFIG_RAMBOOTCOMMAND \
577 "setenv bootargs root=/dev/ram rw " \
578 "console=$consoledev,$baudrate $othbootargs;" \
579 "tftp $ramdiskaddr $ramdiskfile;" \
580 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600581 "tftp $fdtaddr $fdtfile;" \
582 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500583
584#define CONFIG_BOOTCOMMAND \
585 "setenv bootargs root=/dev/$bdev rw " \
586 "console=$consoledev,$baudrate $othbootargs;" \
587 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600588 "tftp $fdtaddr $fdtfile;" \
589 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500590
591#endif /* __CONFIG_H */