blob: c08bf61e48046de27c7ced18493f9ea8ae939529 [file] [log] [blame]
wdenk544e9732004-02-06 23:19:44 +00001/*-----------------------------------------------------------------------------+
2 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02003 * This source code has been made available to you by IBM on an AS-IS
4 * basis. Anyone receiving this source is licensed under IBM
5 * copyrights to use it in any way he or she deems fit, including
6 * copying it, modifying it, compiling it, and redistributing it either
7 * with or without modifications. No license under IBM patents or
8 * patent applications is to be implied by the copyright license.
wdenk544e9732004-02-06 23:19:44 +00009 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020010 * Any user of this software should understand that IBM cannot provide
11 * technical support for this software and will not be responsible for
12 * any consequences resulting from the use of this software.
wdenk544e9732004-02-06 23:19:44 +000013 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020014 * Any person who transfers this source code or any derivative work
15 * must include the IBM copyright notice, this paragraph, and the
16 * preceding two paragraphs in the transferred software.
wdenk544e9732004-02-06 23:19:44 +000017 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020018 * COPYRIGHT I B M CORPORATION 1995
19 * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
wdenk544e9732004-02-06 23:19:44 +000020 *-----------------------------------------------------------------------------*/
21/*-----------------------------------------------------------------------------+
22 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020023 * File Name: enetemac.c
wdenk544e9732004-02-06 23:19:44 +000024 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020025 * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
wdenk544e9732004-02-06 23:19:44 +000026 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020027 * Author: Mark Wisner
wdenk544e9732004-02-06 23:19:44 +000028 *
29 * Change Activity-
30 *
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020031 * Date Description of Change BY
32 * --------- --------------------- ---
33 * 05-May-99 Created MKW
34 * 27-Jun-99 Clean up JWB
35 * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
36 * 29-Jul-99 Added Full duplex support MKW
37 * 06-Aug-99 Changed names for Mal CR reg MKW
38 * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
39 * 24-Aug-99 Marked descriptor empty after call_xlc MKW
40 * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
41 * to avoid chaining maximum sized packets. Push starting
42 * RX descriptor address up to the next cache line boundary.
43 * 16-Jan-00 Added support for booting with IP of 0x0 MKW
44 * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
45 * EMAC_RXM register. JWB
46 * 12-Mar-01 anne-sophie.harnois@nextream.fr
47 * - Variables are compatible with those already defined in
48 * include/net.h
49 * - Receive buffer descriptor ring is used to send buffers
50 * to the user
51 * - Info print about send/received/handled packet number if
52 * INFO_405_ENET is set
53 * 17-Apr-01 stefan.roese@esd-electronics.com
54 * - MAL reset in "eth_halt" included
55 * - Enet speed and duplex output now in one line
56 * 08-May-01 stefan.roese@esd-electronics.com
57 * - MAL error handling added (eth_init called again)
58 * 13-Nov-01 stefan.roese@esd-electronics.com
59 * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
60 * 04-Jan-02 stefan.roese@esd-electronics.com
61 * - Wait for PHY auto negotiation to complete added
62 * 06-Feb-02 stefan.roese@esd-electronics.com
63 * - Bug fixed in waiting for auto negotiation to complete
64 * 26-Feb-02 stefan.roese@esd-electronics.com
65 * - rx and tx buffer descriptors now allocated (no fixed address
66 * used anymore)
67 * 17-Jun-02 stefan.roese@esd-electronics.com
68 * - MAL error debug printf 'M' removed (rx de interrupt may
69 * occur upon many incoming packets with only 4 rx buffers).
wdenk544e9732004-02-06 23:19:44 +000070 *-----------------------------------------------------------------------------*
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020071 * 17-Nov-03 travis.sawyer@sandburst.com
72 * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
73 * in the 440GX. This port should work with the 440GP
74 * (2 EMACs) also
75 * 15-Aug-05 sr@denx.de
76 * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
77 now handling all 4xx cpu's.
wdenk544e9732004-02-06 23:19:44 +000078 *-----------------------------------------------------------------------------*/
79
80#include <config.h>
wdenk544e9732004-02-06 23:19:44 +000081#include <common.h>
82#include <net.h>
83#include <asm/processor.h>
Stefan Roese697100952007-10-23 14:03:17 +020084#include <asm/io.h>
Stefan Roese9c2a6472007-10-31 18:01:24 +010085#include <asm/cache.h>
86#include <asm/mmu.h>
wdenk544e9732004-02-06 23:19:44 +000087#include <commproc.h>
Stefan Roese0c7ffc02005-08-16 18:18:00 +020088#include <ppc4xx.h>
89#include <ppc4xx_enet.h>
wdenk544e9732004-02-06 23:19:44 +000090#include <405_mal.h>
91#include <miiphy.h>
92#include <malloc.h>
93#include "vecnum.h"
94
Stefan Roese0c7ffc02005-08-16 18:18:00 +020095/*
Wolfgang Denk0ee70772005-09-23 11:05:55 +020096 * Only compile for platform with AMCC EMAC ethernet controller and
Stefan Roese0c7ffc02005-08-16 18:18:00 +020097 * network support enabled.
98 * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
99 */
Jon Loeligera5217742007-07-09 18:57:22 -0500100#if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200101
Jon Loeligera5217742007-07-09 18:57:22 -0500102#if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200103#error "CONFIG_MII has to be defined!"
104#endif
wdenk544e9732004-02-06 23:19:44 +0000105
Stefan Roese7f98aec2005-10-20 16:34:28 +0200106#if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
107#error "CONFIG_NET_MULTI has to be defined for NetConsole"
108#endif
109
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200110#define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
Stefan Roese3852e232007-10-23 14:05:08 +0200111#define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
wdenk544e9732004-02-06 23:19:44 +0000112
wdenk544e9732004-02-06 23:19:44 +0000113/* Ethernet Transmit and Receive Buffers */
114/* AS.HARNOIS
115 * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
116 * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
117 */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200118#define ENET_MAX_MTU PKTSIZE
wdenk544e9732004-02-06 23:19:44 +0000119#define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
120
wdenk544e9732004-02-06 23:19:44 +0000121/*-----------------------------------------------------------------------------+
122 * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
123 * Interrupt Controller).
124 *-----------------------------------------------------------------------------*/
125#define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
126#define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
127#define EMAC_UIC_DEF UIC_ENET
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200128#define EMAC_UIC_DEF1 UIC_ENET1
129#define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
wdenk544e9732004-02-06 23:19:44 +0000130
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200131#undef INFO_4XX_ENET
wdenk544e9732004-02-06 23:19:44 +0000132
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200133#define BI_PHYMODE_NONE 0
134#define BI_PHYMODE_ZMII 1
wdenk56ed43e2004-02-22 23:46:08 +0000135#define BI_PHYMODE_RGMII 2
Stefan Roese42fbddd2006-09-07 11:51:23 +0200136#define BI_PHYMODE_GMII 3
137#define BI_PHYMODE_RTBI 4
138#define BI_PHYMODE_TBI 5
Stefan Roese153b3e22007-10-05 17:10:59 +0200139#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
140 defined(CONFIG_405EX)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200141#define BI_PHYMODE_SMII 6
142#define BI_PHYMODE_MII 7
143#endif
wdenk56ed43e2004-02-22 23:46:08 +0000144
Stefan Roese5a128832007-10-05 17:35:10 +0200145#if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200146 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
147 defined(CONFIG_405EX)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200148#define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
149#endif
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200150
wdenk544e9732004-02-06 23:19:44 +0000151/*-----------------------------------------------------------------------------+
152 * Global variables. TX and RX descriptors and buffers.
153 *-----------------------------------------------------------------------------*/
154/* IER globals */
155static uint32_t mal_ier;
156
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200157#if !defined(CONFIG_NET_MULTI)
Stefan Roese03510612005-10-10 17:43:58 +0200158struct eth_device *emac0_dev = NULL;
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200159#endif
160
Stefan Roese7f98aec2005-10-20 16:34:28 +0200161/*
162 * Get count of EMAC devices (doesn't have to be the max. possible number
163 * supported by the cpu)
Stefan Roese15668052007-10-23 10:10:08 +0200164 *
165 * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
166 * EMAC count is possible. As it is needed for the Kilauea/Haleakala
167 * 405EX/405EXr eval board, using the same binary.
Stefan Roese7f98aec2005-10-20 16:34:28 +0200168 */
Stefan Roese15668052007-10-23 10:10:08 +0200169#if defined(CONFIG_BOARD_EMAC_COUNT)
170#define LAST_EMAC_NUM board_emac_count()
171#else /* CONFIG_BOARD_EMAC_COUNT */
Stefan Roese7f98aec2005-10-20 16:34:28 +0200172#if defined(CONFIG_HAS_ETH3)
173#define LAST_EMAC_NUM 4
174#elif defined(CONFIG_HAS_ETH2)
175#define LAST_EMAC_NUM 3
176#elif defined(CONFIG_HAS_ETH1)
177#define LAST_EMAC_NUM 2
178#else
179#define LAST_EMAC_NUM 1
180#endif
Stefan Roese15668052007-10-23 10:10:08 +0200181#endif /* CONFIG_BOARD_EMAC_COUNT */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200182
Stefan Roese8d982302007-01-18 10:25:34 +0100183/* normal boards start with EMAC0 */
184#if !defined(CONFIG_EMAC_NR_START)
185#define CONFIG_EMAC_NR_START 0
186#endif
187
Stefan Roese153b3e22007-10-05 17:10:59 +0200188#if defined(CONFIG_405EX) || defined(CONFIG_440EPX)
189#define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev)))
190#else
191#define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * 2))
192#endif
193
Stefan Roese9c2a6472007-10-31 18:01:24 +0100194#define MAL_RX_DESC_SIZE 2048
195#define MAL_TX_DESC_SIZE 2048
196#define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
197
wdenk544e9732004-02-06 23:19:44 +0000198/*-----------------------------------------------------------------------------+
199 * Prototypes and externals.
200 *-----------------------------------------------------------------------------*/
201static void enet_rcv (struct eth_device *dev, unsigned long malisr);
202
203int enetInt (struct eth_device *dev);
204static void mal_err (struct eth_device *dev, unsigned long isr,
205 unsigned long uic, unsigned long maldef,
206 unsigned long mal_errr);
207static void emac_err (struct eth_device *dev, unsigned long isr);
208
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200209extern int phy_setup_aneg (char *devname, unsigned char addr);
210extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
211 unsigned char reg, unsigned short *value);
212extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
213 unsigned char reg, unsigned short value);
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200214
Stefan Roese15668052007-10-23 10:10:08 +0200215int board_emac_count(void);
216
wdenk544e9732004-02-06 23:19:44 +0000217/*-----------------------------------------------------------------------------+
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200218| ppc_4xx_eth_halt
wdenk544e9732004-02-06 23:19:44 +0000219| Disable MAL channel, and EMACn
wdenk544e9732004-02-06 23:19:44 +0000220+-----------------------------------------------------------------------------*/
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200221static void ppc_4xx_eth_halt (struct eth_device *dev)
wdenk544e9732004-02-06 23:19:44 +0000222{
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200223 EMAC_4XX_HW_PST hw_p = dev->priv;
wdenk544e9732004-02-06 23:19:44 +0000224 uint32_t failsafe = 10000;
Stefan Roese153b3e22007-10-05 17:10:59 +0200225#if defined(CONFIG_440SPE) || \
226 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
227 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200228 unsigned long mfr;
229#endif
wdenk544e9732004-02-06 23:19:44 +0000230
Stefan Roese697100952007-10-23 14:03:17 +0200231 out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
wdenk544e9732004-02-06 23:19:44 +0000232
233 /* 1st reset MAL channel */
234 /* Note: writing a 0 to a channel has no effect */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200235#if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
236 mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
237#else
wdenk544e9732004-02-06 23:19:44 +0000238 mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200239#endif
wdenk544e9732004-02-06 23:19:44 +0000240 mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
241
242 /* wait for reset */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200243 while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
wdenk544e9732004-02-06 23:19:44 +0000244 udelay (1000); /* Delay 1 MS so as not to hammer the register */
245 failsafe--;
246 if (failsafe == 0)
247 break;
wdenk544e9732004-02-06 23:19:44 +0000248 }
249
250 /* EMAC RESET */
Stefan Roese153b3e22007-10-05 17:10:59 +0200251#if defined(CONFIG_440SPE) || \
252 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
253 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200254 /* provide clocks for EMAC internal loopback */
255 mfsdr (sdr_mfr, mfr);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200256 mfr |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200257 mtsdr(sdr_mfr, mfr);
258#endif
259
Stefan Roese697100952007-10-23 14:03:17 +0200260 out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
wdenk544e9732004-02-06 23:19:44 +0000261
Stefan Roese153b3e22007-10-05 17:10:59 +0200262#if defined(CONFIG_440SPE) || \
263 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
264 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200265 /* remove clocks for EMAC internal loopback */
266 mfsdr (sdr_mfr, mfr);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200267 mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200268 mtsdr(sdr_mfr, mfr);
269#endif
270
271
Stefan Roesec8136d02005-10-18 19:17:12 +0200272#ifndef CONFIG_NETCONSOLE
Stefan Roese326c9712005-08-01 16:41:48 +0200273 hw_p->print_speed = 1; /* print speed message again next time */
Stefan Roesec8136d02005-10-18 19:17:12 +0200274#endif
Stefan Roese326c9712005-08-01 16:41:48 +0200275
wdenk544e9732004-02-06 23:19:44 +0000276 return;
277}
278
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200279#if defined (CONFIG_440GX)
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200280int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
wdenked2ac4b2004-03-14 18:23:55 +0000281{
282 unsigned long pfc1;
283 unsigned long zmiifer;
284 unsigned long rmiifer;
285
286 mfsdr(sdr_pfc1, pfc1);
287 pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
288
289 zmiifer = 0;
290 rmiifer = 0;
291
292 switch (pfc1) {
293 case 1:
294 zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
295 zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
296 zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
297 zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
298 bis->bi_phymode[0] = BI_PHYMODE_ZMII;
299 bis->bi_phymode[1] = BI_PHYMODE_ZMII;
300 bis->bi_phymode[2] = BI_PHYMODE_ZMII;
301 bis->bi_phymode[3] = BI_PHYMODE_ZMII;
302 break;
303 case 2:
Stefan Roese0632d7b2006-11-27 17:43:25 +0100304 zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
305 zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
306 zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
307 zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
wdenked2ac4b2004-03-14 18:23:55 +0000308 bis->bi_phymode[0] = BI_PHYMODE_ZMII;
309 bis->bi_phymode[1] = BI_PHYMODE_ZMII;
310 bis->bi_phymode[2] = BI_PHYMODE_ZMII;
311 bis->bi_phymode[3] = BI_PHYMODE_ZMII;
312 break;
313 case 3:
314 zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
315 rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
316 bis->bi_phymode[0] = BI_PHYMODE_ZMII;
317 bis->bi_phymode[1] = BI_PHYMODE_NONE;
318 bis->bi_phymode[2] = BI_PHYMODE_RGMII;
319 bis->bi_phymode[3] = BI_PHYMODE_NONE;
320 break;
321 case 4:
322 zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
323 zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
324 rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
325 rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
326 bis->bi_phymode[0] = BI_PHYMODE_ZMII;
327 bis->bi_phymode[1] = BI_PHYMODE_ZMII;
328 bis->bi_phymode[2] = BI_PHYMODE_RGMII;
329 bis->bi_phymode[3] = BI_PHYMODE_RGMII;
330 break;
331 case 5:
332 zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
333 zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
334 zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
335 rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
336 bis->bi_phymode[0] = BI_PHYMODE_ZMII;
337 bis->bi_phymode[1] = BI_PHYMODE_ZMII;
338 bis->bi_phymode[2] = BI_PHYMODE_ZMII;
339 bis->bi_phymode[3] = BI_PHYMODE_RGMII;
340 break;
341 case 6:
342 zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
343 zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
344 rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
wdenked2ac4b2004-03-14 18:23:55 +0000345 bis->bi_phymode[0] = BI_PHYMODE_ZMII;
346 bis->bi_phymode[1] = BI_PHYMODE_ZMII;
347 bis->bi_phymode[2] = BI_PHYMODE_RGMII;
wdenked2ac4b2004-03-14 18:23:55 +0000348 break;
349 case 0:
350 default:
351 zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
352 rmiifer = 0x0;
353 bis->bi_phymode[0] = BI_PHYMODE_ZMII;
354 bis->bi_phymode[1] = BI_PHYMODE_ZMII;
355 bis->bi_phymode[2] = BI_PHYMODE_ZMII;
356 bis->bi_phymode[3] = BI_PHYMODE_ZMII;
357 break;
358 }
359
360 /* Ensure we setup mdio for this devnum and ONLY this devnum */
361 zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
362
Stefan Roese9c2a6472007-10-31 18:01:24 +0100363 out_be32((void *)ZMII_FER, zmiifer);
364 out_be32((void *)RGMII_FER, rmiifer);
wdenked2ac4b2004-03-14 18:23:55 +0000365
366 return ((int)pfc1);
wdenked2ac4b2004-03-14 18:23:55 +0000367}
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200368#endif /* CONFIG_440_GX */
wdenked2ac4b2004-03-14 18:23:55 +0000369
Stefan Roese42fbddd2006-09-07 11:51:23 +0200370#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
371int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
372{
373 unsigned long zmiifer=0x0;
Matthias Fuchs8bdf1682007-04-24 14:03:45 +0200374 unsigned long pfc1;
Stefan Roese42fbddd2006-09-07 11:51:23 +0200375
Matthias Fuchs8bdf1682007-04-24 14:03:45 +0200376 mfsdr(sdr_pfc1, pfc1);
377 pfc1 &= SDR0_PFC1_SELECT_MASK;
378
Wolfgang Denk58c495b2007-05-05 18:23:11 +0200379 switch (pfc1) {
Matthias Fuchs8bdf1682007-04-24 14:03:45 +0200380 case SDR0_PFC1_SELECT_CONFIG_2:
Stefan Roese42fbddd2006-09-07 11:51:23 +0200381 /* 1 x GMII port */
Stefan Roese697100952007-10-23 14:03:17 +0200382 out_be32((void *)ZMII_FER, 0x00);
383 out_be32((void *)RGMII_FER, 0x00000037);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200384 bis->bi_phymode[0] = BI_PHYMODE_GMII;
385 bis->bi_phymode[1] = BI_PHYMODE_NONE;
386 break;
Matthias Fuchs8bdf1682007-04-24 14:03:45 +0200387 case SDR0_PFC1_SELECT_CONFIG_4:
Stefan Roese42fbddd2006-09-07 11:51:23 +0200388 /* 2 x RGMII ports */
Stefan Roese697100952007-10-23 14:03:17 +0200389 out_be32((void *)ZMII_FER, 0x00);
390 out_be32((void *)RGMII_FER, 0x00000055);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200391 bis->bi_phymode[0] = BI_PHYMODE_RGMII;
392 bis->bi_phymode[1] = BI_PHYMODE_RGMII;
393 break;
Matthias Fuchs8bdf1682007-04-24 14:03:45 +0200394 case SDR0_PFC1_SELECT_CONFIG_6:
Stefan Roese42fbddd2006-09-07 11:51:23 +0200395 /* 2 x SMII ports */
Stefan Roese697100952007-10-23 14:03:17 +0200396 out_be32((void *)ZMII_FER,
397 ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
398 ((ZMII_FER_SMII) << ZMII_FER_V(1)));
399 out_be32((void *)RGMII_FER, 0x00000000);
Matthias Fuchs8bdf1682007-04-24 14:03:45 +0200400 bis->bi_phymode[0] = BI_PHYMODE_SMII;
401 bis->bi_phymode[1] = BI_PHYMODE_SMII;
402 break;
403 case SDR0_PFC1_SELECT_CONFIG_1_2:
404 /* only 1 x MII supported */
Stefan Roese697100952007-10-23 14:03:17 +0200405 out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
406 out_be32((void *)RGMII_FER, 0x00000000);
Matthias Fuchs8bdf1682007-04-24 14:03:45 +0200407 bis->bi_phymode[0] = BI_PHYMODE_MII;
408 bis->bi_phymode[1] = BI_PHYMODE_NONE;
Stefan Roese42fbddd2006-09-07 11:51:23 +0200409 break;
410 default:
411 break;
412 }
413
414 /* Ensure we setup mdio for this devnum and ONLY this devnum */
Stefan Roese697100952007-10-23 14:03:17 +0200415 zmiifer = in_be32((void *)ZMII_FER);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200416 zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
Stefan Roese697100952007-10-23 14:03:17 +0200417 out_be32((void *)ZMII_FER, zmiifer);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200418
419 return ((int)0x0);
420}
421#endif /* CONFIG_440EPX */
422
Stefan Roese153b3e22007-10-05 17:10:59 +0200423#if defined(CONFIG_405EX)
424int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
425{
426 u32 gmiifer = 0;
427
428 /*
429 * Right now only 2*RGMII is supported. Please extend when needed.
430 * sr - 2007-09-19
431 */
432 switch (1) {
433 case 1:
434 /* 2 x RGMII ports */
Stefan Roese697100952007-10-23 14:03:17 +0200435 out_be32((void *)RGMII_FER, 0x00000055);
Stefan Roese153b3e22007-10-05 17:10:59 +0200436 bis->bi_phymode[0] = BI_PHYMODE_RGMII;
437 bis->bi_phymode[1] = BI_PHYMODE_RGMII;
438 break;
439 case 2:
440 /* 2 x SMII ports */
441 break;
442 default:
443 break;
444 }
445
446 /* Ensure we setup mdio for this devnum and ONLY this devnum */
Stefan Roese697100952007-10-23 14:03:17 +0200447 gmiifer = in_be32((void *)RGMII_FER);
Stefan Roese153b3e22007-10-05 17:10:59 +0200448 gmiifer |= (1 << (19-devnum));
Stefan Roese697100952007-10-23 14:03:17 +0200449 out_be32((void *)RGMII_FER, gmiifer);
Stefan Roese153b3e22007-10-05 17:10:59 +0200450
451 return ((int)0x0);
452}
453#endif /* CONFIG_405EX */
454
Stefan Roese9c2a6472007-10-31 18:01:24 +0100455static inline void *malloc_aligned(u32 size, u32 align)
456{
457 return (void *)(((u32)malloc(size + align) + align - 1) &
458 ~(align - 1));
459}
460
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200461static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
wdenk544e9732004-02-06 23:19:44 +0000462{
Stefan Roese9c2a6472007-10-31 18:01:24 +0100463 int i;
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200464 unsigned long reg = 0;
wdenk544e9732004-02-06 23:19:44 +0000465 unsigned long msr;
466 unsigned long speed;
467 unsigned long duplex;
468 unsigned long failsafe;
469 unsigned mode_reg;
470 unsigned short devnum;
471 unsigned short reg_short;
Stefan Roese42fbddd2006-09-07 11:51:23 +0200472#if defined(CONFIG_440GX) || \
473 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200474 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
475 defined(CONFIG_405EX)
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200476 sys_info_t sysinfo;
Stefan Roese42fbddd2006-09-07 11:51:23 +0200477#if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200478 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
479 defined(CONFIG_405EX)
Stefan Roese99644742005-11-29 18:18:21 +0100480 int ethgroup = -1;
481#endif
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200482#endif
Grzegorz Bernacki2462bbd2007-10-01 09:51:50 +0200483#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200484 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
485 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200486 unsigned long mfr;
Stefan Roese326c9712005-08-01 16:41:48 +0200487#endif
Stefan Roese9c2a6472007-10-31 18:01:24 +0100488 u32 bd_cached;
489 u32 bd_uncached = 0;
wdenk544e9732004-02-06 23:19:44 +0000490
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200491 EMAC_4XX_HW_PST hw_p = dev->priv;
wdenk544e9732004-02-06 23:19:44 +0000492
493 /* before doing anything, figure out if we have a MAC address */
494 /* if not, bail */
Stefan Roese03510612005-10-10 17:43:58 +0200495 if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
496 printf("ERROR: ethaddr not set!\n");
wdenk544e9732004-02-06 23:19:44 +0000497 return -1;
Stefan Roese03510612005-10-10 17:43:58 +0200498 }
wdenk544e9732004-02-06 23:19:44 +0000499
Stefan Roese42fbddd2006-09-07 11:51:23 +0200500#if defined(CONFIG_440GX) || \
501 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200502 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
503 defined(CONFIG_405EX)
wdenk544e9732004-02-06 23:19:44 +0000504 /* Need to get the OPB frequency so we can access the PHY */
505 get_sys_info (&sysinfo);
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200506#endif
wdenk544e9732004-02-06 23:19:44 +0000507
wdenk544e9732004-02-06 23:19:44 +0000508 msr = mfmsr ();
509 mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
510
511 devnum = hw_p->devnum;
512
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200513#ifdef INFO_4XX_ENET
wdenk544e9732004-02-06 23:19:44 +0000514 /* AS.HARNOIS
515 * We should have :
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200516 * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
wdenk544e9732004-02-06 23:19:44 +0000517 * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
518 * is possible that new packets (without relationship with
519 * current transfer) have got the time to arrived before
520 * netloop calls eth_halt
521 */
522 printf ("About preceeding transfer (eth%d):\n"
523 "- Sent packet number %d\n"
524 "- Received packet number %d\n"
525 "- Handled packet number %d\n",
526 hw_p->devnum,
527 hw_p->stats.pkts_tx,
528 hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
529
530 hw_p->stats.pkts_tx = 0;
531 hw_p->stats.pkts_rx = 0;
532 hw_p->stats.pkts_handled = 0;
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200533 hw_p->print_speed = 1; /* print speed message again next time */
wdenk544e9732004-02-06 23:19:44 +0000534#endif
535
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200536 hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
537 hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
wdenk544e9732004-02-06 23:19:44 +0000538
539 hw_p->rx_slot = 0; /* MAL Receive Slot */
540 hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
541 hw_p->rx_u_index = 0; /* Receive User Queue Index */
542
543 hw_p->tx_slot = 0; /* MAL Transmit Slot */
544 hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
545 hw_p->tx_u_index = 0; /* Transmit User Queue Index */
546
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200547#if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
wdenk544e9732004-02-06 23:19:44 +0000548 /* set RMII mode */
549 /* NOTE: 440GX spec states that mode is mutually exclusive */
550 /* NOTE: Therefore, disable all other EMACS, since we handle */
551 /* NOTE: only one emac at a time */
552 reg = 0;
Stefan Roese697100952007-10-23 14:03:17 +0200553 out_be32((void *)ZMII_FER, 0);
wdenk544e9732004-02-06 23:19:44 +0000554 udelay (100);
wdenk544e9732004-02-06 23:19:44 +0000555
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200556#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
Stefan Roese697100952007-10-23 14:03:17 +0200557 out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
Stefan Roese42fbddd2006-09-07 11:51:23 +0200558#elif defined(CONFIG_440GX) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200559 ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
Stefan Roese74309032005-09-07 16:21:12 +0200560#elif defined(CONFIG_440GP)
561 /* set RMII mode */
Stefan Roese697100952007-10-23 14:03:17 +0200562 out_be32((void *)ZMII_FER, ZMII_RMII | ZMII_MDI0);
wdenk00fe1612004-03-14 00:07:33 +0000563#else
564 if ((devnum == 0) || (devnum == 1)) {
Stefan Roese697100952007-10-23 14:03:17 +0200565 out_be32((void *)ZMII_FER, (ZMII_FER_SMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
Stefan Roese2a4a9432006-11-27 14:12:17 +0100566 } else { /* ((devnum == 2) || (devnum == 3)) */
Stefan Roese697100952007-10-23 14:03:17 +0200567 out_be32((void *)ZMII_FER, ZMII_FER_MDI << ZMII_FER_V (devnum));
568 out_be32((void *)RGMII_FER, ((RGMII_FER_RGMII << RGMII_FER_V (2)) |
569 (RGMII_FER_RGMII << RGMII_FER_V (3))));
wdenk00fe1612004-03-14 00:07:33 +0000570 }
571#endif
Stefan Roese797d8572005-08-11 17:56:56 +0200572
Stefan Roese697100952007-10-23 14:03:17 +0200573 out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
Stefan Roese99644742005-11-29 18:18:21 +0100574#endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
Stefan Roese153b3e22007-10-05 17:10:59 +0200575#if defined(CONFIG_405EX)
576 ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
577#endif
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200578
wdenk00fe1612004-03-14 00:07:33 +0000579 __asm__ volatile ("eieio");
580
581 /* reset emac so we have access to the phy */
Stefan Roese153b3e22007-10-05 17:10:59 +0200582#if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
583 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
584 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200585 /* provide clocks for EMAC internal loopback */
586 mfsdr (sdr_mfr, mfr);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200587 mfr |= SDR0_MFR_ETH_CLK_SEL_V(devnum);
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200588 mtsdr(sdr_mfr, mfr);
589#endif
wdenk00fe1612004-03-14 00:07:33 +0000590
Stefan Roese697100952007-10-23 14:03:17 +0200591 out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
wdenk544e9732004-02-06 23:19:44 +0000592
593 failsafe = 1000;
Stefan Roese697100952007-10-23 14:03:17 +0200594 while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
wdenk544e9732004-02-06 23:19:44 +0000595 udelay (1000);
596 failsafe--;
597 }
Stefan Roese42fbddd2006-09-07 11:51:23 +0200598 if (failsafe <= 0)
599 printf("\nProblem resetting EMAC!\n");
wdenk544e9732004-02-06 23:19:44 +0000600
Stefan Roese153b3e22007-10-05 17:10:59 +0200601#if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
602 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
603 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200604 /* remove clocks for EMAC internal loopback */
605 mfsdr (sdr_mfr, mfr);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200606 mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(devnum);
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200607 mtsdr(sdr_mfr, mfr);
608#endif
609
Stefan Roese42fbddd2006-09-07 11:51:23 +0200610#if defined(CONFIG_440GX) || \
611 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200612 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
613 defined(CONFIG_405EX)
wdenk544e9732004-02-06 23:19:44 +0000614 /* Whack the M1 register */
615 mode_reg = 0x0;
616 mode_reg &= ~0x00000038;
617 if (sysinfo.freqOPB <= 50000000);
618 else if (sysinfo.freqOPB <= 66666667)
619 mode_reg |= EMAC_M1_OBCI_66;
620 else if (sysinfo.freqOPB <= 83333333)
621 mode_reg |= EMAC_M1_OBCI_83;
622 else if (sysinfo.freqOPB <= 100000000)
623 mode_reg |= EMAC_M1_OBCI_100;
624 else
625 mode_reg |= EMAC_M1_OBCI_GT100;
626
Stefan Roese697100952007-10-23 14:03:17 +0200627 out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
Stefan Roese99644742005-11-29 18:18:21 +0100628#endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
wdenk544e9732004-02-06 23:19:44 +0000629
630 /* wait for PHY to complete auto negotiation */
631 reg_short = 0;
632#ifndef CONFIG_CS8952_PHY
633 switch (devnum) {
634 case 0:
635 reg = CONFIG_PHY_ADDR;
636 break;
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200637#if defined (CONFIG_PHY1_ADDR)
wdenk544e9732004-02-06 23:19:44 +0000638 case 1:
639 reg = CONFIG_PHY1_ADDR;
640 break;
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200641#endif
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200642#if defined (CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000643 case 2:
644 reg = CONFIG_PHY2_ADDR;
645 break;
646 case 3:
647 reg = CONFIG_PHY3_ADDR;
648 break;
649#endif
650 default:
651 reg = CONFIG_PHY_ADDR;
652 break;
653 }
654
wdenk56ed43e2004-02-22 23:46:08 +0000655 bis->bi_phynum[devnum] = reg;
656
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200657#if defined(CONFIG_PHY_RESET)
wdenk97e8bda2004-09-29 22:43:59 +0000658 /*
659 * Reset the phy, only if its the first time through
660 * otherwise, just check the speeds & feeds
661 */
662 if (hw_p->first_init == 0) {
Stefan Roese21df1a42006-11-27 14:46:06 +0100663#if defined(CONFIG_M88E1111_PHY)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200664 miiphy_write (dev->name, reg, 0x14, 0x0ce3);
665 miiphy_write (dev->name, reg, 0x18, 0x4101);
666 miiphy_write (dev->name, reg, 0x09, 0x0e00);
667 miiphy_write (dev->name, reg, 0x04, 0x01e1);
668#endif
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200669 miiphy_reset (dev->name, reg);
wdenk544e9732004-02-06 23:19:44 +0000670
Stefan Roese42fbddd2006-09-07 11:51:23 +0200671#if defined(CONFIG_440GX) || \
672 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200673 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
674 defined(CONFIG_405EX)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200675
wdenk00fe1612004-03-14 00:07:33 +0000676#if defined(CONFIG_CIS8201_PHY)
wdenk7ad5e4c2004-04-25 15:41:35 +0000677 /*
Stefan Roese363330b2005-08-04 17:09:16 +0200678 * Cicada 8201 PHY needs to have an extended register whacked
679 * for RGMII mode.
wdenk7ad5e4c2004-04-25 15:41:35 +0000680 */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200681 if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
Stefan Roese5ff4c3f2005-08-15 12:31:23 +0200682#if defined(CONFIG_CIS8201_SHORT_ETCH)
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200683 miiphy_write (dev->name, reg, 23, 0x1300);
Stefan Roese5ff4c3f2005-08-15 12:31:23 +0200684#else
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200685 miiphy_write (dev->name, reg, 23, 0x1000);
Stefan Roese5ff4c3f2005-08-15 12:31:23 +0200686#endif
Stefan Roese363330b2005-08-04 17:09:16 +0200687 /*
688 * Vitesse VSC8201/Cicada CIS8201 errata:
689 * Interoperability problem with Intel 82547EI phys
690 * This work around (provided by Vitesse) changes
691 * the default timer convergence from 8ms to 12ms
692 */
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200693 miiphy_write (dev->name, reg, 0x1f, 0x2a30);
694 miiphy_write (dev->name, reg, 0x08, 0x0200);
695 miiphy_write (dev->name, reg, 0x1f, 0x52b5);
696 miiphy_write (dev->name, reg, 0x02, 0x0004);
697 miiphy_write (dev->name, reg, 0x01, 0x0671);
698 miiphy_write (dev->name, reg, 0x00, 0x8fae);
699 miiphy_write (dev->name, reg, 0x1f, 0x2a30);
700 miiphy_write (dev->name, reg, 0x08, 0x0000);
701 miiphy_write (dev->name, reg, 0x1f, 0x0000);
Stefan Roese363330b2005-08-04 17:09:16 +0200702 /* end Vitesse/Cicada errata */
703 }
wdenk00fe1612004-03-14 00:07:33 +0000704#endif
Stefan Roese8d982302007-01-18 10:25:34 +0100705
706#if defined(CONFIG_ET1011C_PHY)
707 /*
708 * Agere ET1011c PHY needs to have an extended register whacked
709 * for RGMII mode.
710 */
711 if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
712 miiphy_read (dev->name, reg, 0x16, &reg_short);
713 reg_short &= ~(0x7);
714 reg_short |= 0x6; /* RGMII DLL Delay*/
715 miiphy_write (dev->name, reg, 0x16, reg_short);
716
717 miiphy_read (dev->name, reg, 0x17, &reg_short);
718 reg_short &= ~(0x40);
719 miiphy_write (dev->name, reg, 0x17, reg_short);
720
721 miiphy_write(dev->name, reg, 0x1c, 0x74f0);
722 }
723#endif
724
wdenked2ac4b2004-03-14 18:23:55 +0000725#endif
wdenk97e8bda2004-09-29 22:43:59 +0000726 /* Start/Restart autonegotiation */
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200727 phy_setup_aneg (dev->name, reg);
wdenk97e8bda2004-09-29 22:43:59 +0000728 udelay (1000);
729 }
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200730#endif /* defined(CONFIG_PHY_RESET) */
wdenk544e9732004-02-06 23:19:44 +0000731
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200732 miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
wdenk544e9732004-02-06 23:19:44 +0000733
734 /*
wdenk00fe1612004-03-14 00:07:33 +0000735 * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
wdenk544e9732004-02-06 23:19:44 +0000736 */
737 if ((reg_short & PHY_BMSR_AUTN_ABLE)
738 && !(reg_short & PHY_BMSR_AUTN_COMP)) {
739 puts ("Waiting for PHY auto negotiation to complete");
740 i = 0;
741 while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
742 /*
743 * Timeout reached ?
744 */
745 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
746 puts (" TIMEOUT !\n");
747 break;
748 }
749
750 if ((i++ % 1000) == 0) {
751 putc ('.');
752 }
753 udelay (1000); /* 1 ms */
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200754 miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
wdenk544e9732004-02-06 23:19:44 +0000755
756 }
757 puts (" done\n");
758 udelay (500000); /* another 500 ms (results in faster booting) */
759 }
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200760#endif /* #ifndef CONFIG_CS8952_PHY */
761
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200762 speed = miiphy_speed (dev->name, reg);
763 duplex = miiphy_duplex (dev->name, reg);
wdenk544e9732004-02-06 23:19:44 +0000764
765 if (hw_p->print_speed) {
766 hw_p->print_speed = 0;
Stefan Roese8d982302007-01-18 10:25:34 +0100767 printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
768 (int) speed, (duplex == HALF) ? "HALF" : "FULL",
769 hw_p->devnum);
wdenk544e9732004-02-06 23:19:44 +0000770 }
771
Stefan Roese42fbddd2006-09-07 11:51:23 +0200772#if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
773 !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200774#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
Stefan Roese326c9712005-08-01 16:41:48 +0200775 mfsdr(sdr_mfr, reg);
776 if (speed == 100) {
777 reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
778 } else {
779 reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
780 }
781 mtsdr(sdr_mfr, reg);
782#endif
Stefan Roese797d8572005-08-11 17:56:56 +0200783
wdenk544e9732004-02-06 23:19:44 +0000784 /* Set ZMII/RGMII speed according to the phy link speed */
Stefan Roese9c2a6472007-10-31 18:01:24 +0100785 reg = in_be32((void *)ZMII_SSR);
wdenked2ac4b2004-03-14 18:23:55 +0000786 if ( (speed == 100) || (speed == 1000) )
Stefan Roese9c2a6472007-10-31 18:01:24 +0100787 out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
wdenk544e9732004-02-06 23:19:44 +0000788 else
Stefan Roese9c2a6472007-10-31 18:01:24 +0100789 out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
wdenk544e9732004-02-06 23:19:44 +0000790
791 if ((devnum == 2) || (devnum == 3)) {
792 if (speed == 1000)
793 reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
794 else if (speed == 100)
795 reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
Stefan Roese42fbddd2006-09-07 11:51:23 +0200796 else if (speed == 10)
wdenk544e9732004-02-06 23:19:44 +0000797 reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
Stefan Roese42fbddd2006-09-07 11:51:23 +0200798 else {
799 printf("Error in RGMII Speed\n");
800 return -1;
801 }
Stefan Roese9c2a6472007-10-31 18:01:24 +0100802 out_be32((void *)RGMII_SSR, reg);
wdenk544e9732004-02-06 23:19:44 +0000803 }
Stefan Roese99644742005-11-29 18:18:21 +0100804#endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
wdenk544e9732004-02-06 23:19:44 +0000805
Stefan Roese153b3e22007-10-05 17:10:59 +0200806#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
807 defined(CONFIG_405EX)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200808 if (speed == 1000)
809 reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
810 else if (speed == 100)
811 reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
812 else if (speed == 10)
813 reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
814 else {
815 printf("Error in RGMII Speed\n");
816 return -1;
817 }
Stefan Roese697100952007-10-23 14:03:17 +0200818 out_be32((void *)RGMII_SSR, reg);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200819#endif
820
wdenk544e9732004-02-06 23:19:44 +0000821 /* set the Mal configuration reg */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200822#if defined(CONFIG_440GX) || \
823 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200824 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
825 defined(CONFIG_405EX)
Stefan Roese363330b2005-08-04 17:09:16 +0200826 mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
827 MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
828#else
829 mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
wdenk544e9732004-02-06 23:19:44 +0000830 /* Errata 1.12: MAL_1 -- Disable MAL bursting */
Stefan Roese363330b2005-08-04 17:09:16 +0200831 if (get_pvr() == PVR_440GP_RB) {
832 mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
833 }
834#endif
wdenk544e9732004-02-06 23:19:44 +0000835
wdenk544e9732004-02-06 23:19:44 +0000836 /*
837 * Malloc MAL buffer desciptors, make sure they are
838 * aligned on cache line boundary size
839 * (401/403/IOP480 = 16, 405 = 32)
840 * and doesn't cross cache block boundaries.
841 */
Stefan Roese9c2a6472007-10-31 18:01:24 +0100842 if (hw_p->first_init == 0) {
843 debug("*** Allocating descriptor memory ***\n");
wdenk544e9732004-02-06 23:19:44 +0000844
Stefan Roese9c2a6472007-10-31 18:01:24 +0100845 bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
846 if (!bd_cached) {
847 printf("%s: Error allocating MAL descriptor buffers!\n");
848 return -1;
849 }
Stefan Roese5ff4c3f2005-08-15 12:31:23 +0200850
Stefan Roese9c2a6472007-10-31 18:01:24 +0100851#ifdef CONFIG_4xx_DCACHE
852 flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
853 hw_p->tx_phys = bd_cached;
854 hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
855 bd_uncached = bis->bi_memsize;
856 program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
857 TLB_WORD2_I_ENABLE);
858#else
859 bd_uncached = bd_cached;
860#endif
861 hw_p->tx_phys = bd_cached;
862 hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
863 hw_p->tx = (mal_desc_t *)(bd_uncached);
864 hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
865 debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
wdenk544e9732004-02-06 23:19:44 +0000866 }
867
868 for (i = 0; i < NUM_TX_BUFF; i++) {
869 hw_p->tx[i].ctrl = 0;
870 hw_p->tx[i].data_len = 0;
Stefan Roese9c2a6472007-10-31 18:01:24 +0100871 if (hw_p->first_init == 0)
872 hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
873 L1_CACHE_BYTES);
wdenk544e9732004-02-06 23:19:44 +0000874 hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
875 if ((NUM_TX_BUFF - 1) == i)
876 hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
877 hw_p->tx_run[i] = -1;
Stefan Roese9c2a6472007-10-31 18:01:24 +0100878 debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
wdenk544e9732004-02-06 23:19:44 +0000879 }
880
881 for (i = 0; i < NUM_RX_BUFF; i++) {
882 hw_p->rx[i].ctrl = 0;
883 hw_p->rx[i].data_len = 0;
Stefan Roese9c2a6472007-10-31 18:01:24 +0100884 hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
wdenk544e9732004-02-06 23:19:44 +0000885 if ((NUM_RX_BUFF - 1) == i)
886 hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
887 hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
888 hw_p->rx_ready[i] = -1;
Stefan Roese9c2a6472007-10-31 18:01:24 +0100889 debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
wdenk544e9732004-02-06 23:19:44 +0000890 }
891
892 reg = 0x00000000;
893
894 reg |= dev->enetaddr[0]; /* set high address */
895 reg = reg << 8;
896 reg |= dev->enetaddr[1];
897
Stefan Roese697100952007-10-23 14:03:17 +0200898 out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
wdenk544e9732004-02-06 23:19:44 +0000899
900 reg = 0x00000000;
901 reg |= dev->enetaddr[2]; /* set low address */
902 reg = reg << 8;
903 reg |= dev->enetaddr[3];
904 reg = reg << 8;
905 reg |= dev->enetaddr[4];
906 reg = reg << 8;
907 reg |= dev->enetaddr[5];
908
Stefan Roese697100952007-10-23 14:03:17 +0200909 out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
wdenk544e9732004-02-06 23:19:44 +0000910
911 switch (devnum) {
912 case 1:
913 /* setup MAL tx & rx channel pointers */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200914#if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
Stefan Roese9c2a6472007-10-31 18:01:24 +0100915 mtdcr (maltxctp2r, hw_p->tx_phys);
Stefan Roese326c9712005-08-01 16:41:48 +0200916#else
Stefan Roese9c2a6472007-10-31 18:01:24 +0100917 mtdcr (maltxctp1r, hw_p->tx_phys);
Stefan Roese326c9712005-08-01 16:41:48 +0200918#endif
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200919#if defined(CONFIG_440)
Stefan Roese326c9712005-08-01 16:41:48 +0200920 mtdcr (maltxbattr, 0x0);
wdenk544e9732004-02-06 23:19:44 +0000921 mtdcr (malrxbattr, 0x0);
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200922#endif
Stefan Roese9c2a6472007-10-31 18:01:24 +0100923 mtdcr (malrxctp1r, hw_p->rx_phys);
wdenk544e9732004-02-06 23:19:44 +0000924 /* set RX buffer size */
925 mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
926 break;
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200927#if defined (CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000928 case 2:
929 /* setup MAL tx & rx channel pointers */
930 mtdcr (maltxbattr, 0x0);
wdenk544e9732004-02-06 23:19:44 +0000931 mtdcr (malrxbattr, 0x0);
Stefan Roese9c2a6472007-10-31 18:01:24 +0100932 mtdcr (maltxctp2r, hw_p->tx_phys);
933 mtdcr (malrxctp2r, hw_p->rx_phys);
wdenk544e9732004-02-06 23:19:44 +0000934 /* set RX buffer size */
935 mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
936 break;
937 case 3:
938 /* setup MAL tx & rx channel pointers */
939 mtdcr (maltxbattr, 0x0);
Stefan Roese9c2a6472007-10-31 18:01:24 +0100940 mtdcr (maltxctp3r, hw_p->tx_phys);
wdenk544e9732004-02-06 23:19:44 +0000941 mtdcr (malrxbattr, 0x0);
Stefan Roese9c2a6472007-10-31 18:01:24 +0100942 mtdcr (malrxctp3r, hw_p->rx_phys);
wdenk544e9732004-02-06 23:19:44 +0000943 /* set RX buffer size */
944 mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
945 break;
Stefan Roese797d8572005-08-11 17:56:56 +0200946#endif /* CONFIG_440GX */
wdenk544e9732004-02-06 23:19:44 +0000947 case 0:
948 default:
949 /* setup MAL tx & rx channel pointers */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200950#if defined(CONFIG_440)
wdenk544e9732004-02-06 23:19:44 +0000951 mtdcr (maltxbattr, 0x0);
wdenk544e9732004-02-06 23:19:44 +0000952 mtdcr (malrxbattr, 0x0);
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200953#endif
Stefan Roese9c2a6472007-10-31 18:01:24 +0100954 mtdcr (maltxctp0r, hw_p->tx_phys);
955 mtdcr (malrxctp0r, hw_p->rx_phys);
wdenk544e9732004-02-06 23:19:44 +0000956 /* set RX buffer size */
957 mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
958 break;
959 }
960
961 /* Enable MAL transmit and receive channels */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200962#if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
Stefan Roese326c9712005-08-01 16:41:48 +0200963 mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
964#else
wdenk544e9732004-02-06 23:19:44 +0000965 mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
Stefan Roese326c9712005-08-01 16:41:48 +0200966#endif
wdenk544e9732004-02-06 23:19:44 +0000967 mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
968
969 /* set transmit enable & receive enable */
Stefan Roese697100952007-10-23 14:03:17 +0200970 out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
wdenk544e9732004-02-06 23:19:44 +0000971
972 /* set receive fifo to 4k and tx fifo to 2k */
Stefan Roese697100952007-10-23 14:03:17 +0200973 mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
wdenk544e9732004-02-06 23:19:44 +0000974 mode_reg |= EMAC_M1_RFS_4K | EMAC_M1_TX_FIFO_2K;
975
976 /* set speed */
Stefan Roese99644742005-11-29 18:18:21 +0100977 if (speed == _1000BASET) {
Stefan Roese43867c82007-10-02 11:44:46 +0200978#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
979 defined(CONFIG_440SP) || defined(CONFIG_440SPE)
Stefan Roese99644742005-11-29 18:18:21 +0100980 unsigned long pfc1;
Stefan Roese42fbddd2006-09-07 11:51:23 +0200981
Stefan Roese99644742005-11-29 18:18:21 +0100982 mfsdr (sdr_pfc1, pfc1);
983 pfc1 |= SDR0_PFC1_EM_1000;
984 mtsdr (sdr_pfc1, pfc1);
985#endif
wdenked2ac4b2004-03-14 18:23:55 +0000986 mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
Stefan Roese99644742005-11-29 18:18:21 +0100987 } else if (speed == _100BASET)
wdenk544e9732004-02-06 23:19:44 +0000988 mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
989 else
990 mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
991 if (duplex == FULL)
992 mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
993
Stefan Roese697100952007-10-23 14:03:17 +0200994 out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
wdenk544e9732004-02-06 23:19:44 +0000995
996 /* Enable broadcast and indvidual address */
997 /* TBS: enabling runts as some misbehaved nics will send runts */
Stefan Roese697100952007-10-23 14:03:17 +0200998 out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
wdenk544e9732004-02-06 23:19:44 +0000999
1000 /* we probably need to set the tx mode1 reg? maybe at tx time */
1001
1002 /* set transmit request threshold register */
Stefan Roese697100952007-10-23 14:03:17 +02001003 out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
wdenk544e9732004-02-06 23:19:44 +00001004
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02001005 /* set receive low/high water mark register */
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001006#if defined(CONFIG_440)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001007 /* 440s has a 64 byte burst length */
Stefan Roese697100952007-10-23 14:03:17 +02001008 out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001009#else
1010 /* 405s have a 16 byte burst length */
Stefan Roese697100952007-10-23 14:03:17 +02001011 out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001012#endif /* defined(CONFIG_440) */
Stefan Roese697100952007-10-23 14:03:17 +02001013 out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
wdenk544e9732004-02-06 23:19:44 +00001014
1015 /* Set fifo limit entry in tx mode 0 */
Stefan Roese697100952007-10-23 14:03:17 +02001016 out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
wdenk544e9732004-02-06 23:19:44 +00001017 /* Frame gap set */
Stefan Roese697100952007-10-23 14:03:17 +02001018 out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
wdenk544e9732004-02-06 23:19:44 +00001019
1020 /* Set EMAC IER */
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001021 hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
wdenk544e9732004-02-06 23:19:44 +00001022 if (speed == _100BASET)
1023 hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
1024
Stefan Roese697100952007-10-23 14:03:17 +02001025 out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
1026 out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
wdenk544e9732004-02-06 23:19:44 +00001027
1028 if (hw_p->first_init == 0) {
1029 /*
1030 * Connect interrupt service routines
1031 */
Stefan Roese153b3e22007-10-05 17:10:59 +02001032 irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
1033 (interrupt_handler_t *) enetInt, dev);
wdenk544e9732004-02-06 23:19:44 +00001034 }
wdenk544e9732004-02-06 23:19:44 +00001035
1036 mtmsr (msr); /* enable interrupts again */
1037
1038 hw_p->bis = bis;
1039 hw_p->first_init = 1;
1040
1041 return (1);
1042}
1043
1044
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001045static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
wdenk544e9732004-02-06 23:19:44 +00001046 int len)
1047{
1048 struct enet_frame *ef_ptr;
1049 ulong time_start, time_now;
1050 unsigned long temp_txm0;
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001051 EMAC_4XX_HW_PST hw_p = dev->priv;
wdenk544e9732004-02-06 23:19:44 +00001052
1053 ef_ptr = (struct enet_frame *) ptr;
1054
1055 /*-----------------------------------------------------------------------+
1056 * Copy in our address into the frame.
1057 *-----------------------------------------------------------------------*/
1058 (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
1059
1060 /*-----------------------------------------------------------------------+
1061 * If frame is too long or too short, modify length.
1062 *-----------------------------------------------------------------------*/
1063 /* TBS: where does the fragment go???? */
1064 if (len > ENET_MAX_MTU)
1065 len = ENET_MAX_MTU;
1066
1067 /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
1068 memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
Stefan Roese9c2a6472007-10-31 18:01:24 +01001069 flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
wdenk544e9732004-02-06 23:19:44 +00001070
1071 /*-----------------------------------------------------------------------+
1072 * set TX Buffer busy, and send it
1073 *-----------------------------------------------------------------------*/
1074 hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
1075 EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
1076 ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
1077 if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
1078 hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
1079
1080 hw_p->tx[hw_p->tx_slot].data_len = (short) len;
1081 hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
1082
1083 __asm__ volatile ("eieio");
1084
Stefan Roese697100952007-10-23 14:03:17 +02001085 out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
1086 in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001087#ifdef INFO_4XX_ENET
wdenk544e9732004-02-06 23:19:44 +00001088 hw_p->stats.pkts_tx++;
1089#endif
1090
1091 /*-----------------------------------------------------------------------+
1092 * poll unitl the packet is sent and then make sure it is OK
1093 *-----------------------------------------------------------------------*/
1094 time_start = get_timer (0);
1095 while (1) {
Stefan Roese697100952007-10-23 14:03:17 +02001096 temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
wdenk544e9732004-02-06 23:19:44 +00001097 /* loop until either TINT turns on or 3 seconds elapse */
1098 if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
1099 /* transmit is done, so now check for errors
1100 * If there is an error, an interrupt should
1101 * happen when we return
1102 */
1103 time_now = get_timer (0);
1104 if ((time_now - time_start) > 3000) {
1105 return (-1);
1106 }
1107 } else {
1108 return (len);
1109 }
1110 }
1111}
1112
Stefan Roese99644742005-11-29 18:18:21 +01001113
Stefan Roese153b3e22007-10-05 17:10:59 +02001114#if defined (CONFIG_440) || defined(CONFIG_405EX)
wdenk544e9732004-02-06 23:19:44 +00001115
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001116#if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
Stefan Roese99644742005-11-29 18:18:21 +01001117/*
1118 * Hack: On 440SP all enet irq sources are located on UIC1
1119 * Needs some cleanup. --sr
1120 */
1121#define UIC0MSR uic1msr
1122#define UIC0SR uic1sr
1123#else
1124#define UIC0MSR uic0msr
1125#define UIC0SR uic0sr
1126#endif
1127
Stefan Roese153b3e22007-10-05 17:10:59 +02001128#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
1129 defined(CONFIG_405EX)
Stefan Roese42fbddd2006-09-07 11:51:23 +02001130#define UICMSR_ETHX uic0msr
1131#define UICSR_ETHX uic0sr
1132#else
1133#define UICMSR_ETHX uic1msr
1134#define UICSR_ETHX uic1sr
1135#endif
1136
wdenk544e9732004-02-06 23:19:44 +00001137int enetInt (struct eth_device *dev)
1138{
1139 int serviced;
1140 int rc = -1; /* default to not us */
1141 unsigned long mal_isr;
1142 unsigned long emac_isr = 0;
1143 unsigned long mal_rx_eob;
1144 unsigned long my_uic0msr, my_uic1msr;
Stefan Roese42fbddd2006-09-07 11:51:23 +02001145 unsigned long my_uicmsr_ethx;
wdenk544e9732004-02-06 23:19:44 +00001146
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001147#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +00001148 unsigned long my_uic2msr;
1149#endif
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001150 EMAC_4XX_HW_PST hw_p;
wdenk544e9732004-02-06 23:19:44 +00001151
1152 /*
1153 * Because the mal is generic, we need to get the current
1154 * eth device
1155 */
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001156#if defined(CONFIG_NET_MULTI)
1157 dev = eth_get_dev();
1158#else
1159 dev = emac0_dev;
1160#endif
wdenk544e9732004-02-06 23:19:44 +00001161
1162 hw_p = dev->priv;
1163
wdenk544e9732004-02-06 23:19:44 +00001164 /* enter loop that stays in interrupt code until nothing to service */
1165 do {
1166 serviced = 0;
1167
Stefan Roese99644742005-11-29 18:18:21 +01001168 my_uic0msr = mfdcr (UIC0MSR);
wdenk544e9732004-02-06 23:19:44 +00001169 my_uic1msr = mfdcr (uic1msr);
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001170#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +00001171 my_uic2msr = mfdcr (uic2msr);
1172#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +02001173 my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
1174
wdenk544e9732004-02-06 23:19:44 +00001175 if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
Stefan Roese42fbddd2006-09-07 11:51:23 +02001176 && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
1177 && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
wdenk544e9732004-02-06 23:19:44 +00001178 /* not for us */
1179 return (rc);
1180 }
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001181#if defined (CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +00001182 if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
1183 && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
1184 /* not for us */
1185 return (rc);
1186 }
1187#endif
1188 /* get and clear controller status interrupts */
1189 /* look at Mal and EMAC interrupts */
1190 if ((my_uic0msr & (UIC_MRE | UIC_MTE))
1191 || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
1192 /* we have a MAL interrupt */
1193 mal_isr = mfdcr (malesr);
1194 /* look for mal error */
1195 if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
Stefan Roese42fbddd2006-09-07 11:51:23 +02001196 mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
wdenk544e9732004-02-06 23:19:44 +00001197 serviced = 1;
1198 rc = 0;
1199 }
1200 }
1201
1202 /* port by port dispatch of emac interrupts */
1203 if (hw_p->devnum == 0) {
Stefan Roese42fbddd2006-09-07 11:51:23 +02001204 if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
Stefan Roese697100952007-10-23 14:03:17 +02001205 emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
wdenk544e9732004-02-06 23:19:44 +00001206 if ((hw_p->emac_ier & emac_isr) != 0) {
1207 emac_err (dev, emac_isr);
1208 serviced = 1;
1209 rc = 0;
1210 }
1211 }
1212 if ((hw_p->emac_ier & emac_isr)
1213 || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
Stefan Roese99644742005-11-29 18:18:21 +01001214 mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
Stefan Roese42fbddd2006-09-07 11:51:23 +02001215 mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
1216 mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
wdenk544e9732004-02-06 23:19:44 +00001217 return (rc); /* we had errors so get out */
1218 }
1219 }
1220
Stefan Roese99644742005-11-29 18:18:21 +01001221#if !defined(CONFIG_440SP)
wdenk544e9732004-02-06 23:19:44 +00001222 if (hw_p->devnum == 1) {
Stefan Roese42fbddd2006-09-07 11:51:23 +02001223 if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
Stefan Roese697100952007-10-23 14:03:17 +02001224 emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
wdenk544e9732004-02-06 23:19:44 +00001225 if ((hw_p->emac_ier & emac_isr) != 0) {
1226 emac_err (dev, emac_isr);
1227 serviced = 1;
1228 rc = 0;
1229 }
1230 }
1231 if ((hw_p->emac_ier & emac_isr)
1232 || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
Stefan Roese99644742005-11-29 18:18:21 +01001233 mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
Stefan Roese42fbddd2006-09-07 11:51:23 +02001234 mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
1235 mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
wdenk544e9732004-02-06 23:19:44 +00001236 return (rc); /* we had errors so get out */
1237 }
1238 }
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001239#if defined (CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +00001240 if (hw_p->devnum == 2) {
1241 if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
Stefan Roese697100952007-10-23 14:03:17 +02001242 emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
wdenk544e9732004-02-06 23:19:44 +00001243 if ((hw_p->emac_ier & emac_isr) != 0) {
1244 emac_err (dev, emac_isr);
1245 serviced = 1;
1246 rc = 0;
1247 }
1248 }
1249 if ((hw_p->emac_ier & emac_isr)
1250 || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
Stefan Roese99644742005-11-29 18:18:21 +01001251 mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
wdenk544e9732004-02-06 23:19:44 +00001252 mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
1253 mtdcr (uic2sr, UIC_ETH2);
1254 return (rc); /* we had errors so get out */
1255 }
1256 }
1257
1258 if (hw_p->devnum == 3) {
1259 if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
Stefan Roese697100952007-10-23 14:03:17 +02001260 emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
wdenk544e9732004-02-06 23:19:44 +00001261 if ((hw_p->emac_ier & emac_isr) != 0) {
1262 emac_err (dev, emac_isr);
1263 serviced = 1;
1264 rc = 0;
1265 }
1266 }
1267 if ((hw_p->emac_ier & emac_isr)
1268 || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
Stefan Roese99644742005-11-29 18:18:21 +01001269 mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
wdenk544e9732004-02-06 23:19:44 +00001270 mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
1271 mtdcr (uic2sr, UIC_ETH3);
1272 return (rc); /* we had errors so get out */
1273 }
1274 }
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001275#endif /* CONFIG_440GX */
Stefan Roese99644742005-11-29 18:18:21 +01001276#endif /* !CONFIG_440SP */
1277
wdenk544e9732004-02-06 23:19:44 +00001278 /* handle MAX TX EOB interrupt from a tx */
1279 if (my_uic0msr & UIC_MTE) {
1280 mal_rx_eob = mfdcr (maltxeobisr);
1281 mtdcr (maltxeobisr, mal_rx_eob);
Stefan Roese99644742005-11-29 18:18:21 +01001282 mtdcr (UIC0SR, UIC_MTE);
wdenk544e9732004-02-06 23:19:44 +00001283 }
1284 /* handle MAL RX EOB interupt from a receive */
wdenk7ad5e4c2004-04-25 15:41:35 +00001285 /* check for EOB on valid channels */
wdenk544e9732004-02-06 23:19:44 +00001286 if (my_uic0msr & UIC_MRE) {
1287 mal_rx_eob = mfdcr (malrxeobisr);
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02001288 if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
wdenk544e9732004-02-06 23:19:44 +00001289 /* clear EOB
1290 mtdcr(malrxeobisr, mal_rx_eob); */
1291 enet_rcv (dev, emac_isr);
1292 /* indicate that we serviced an interrupt */
1293 serviced = 1;
1294 rc = 0;
1295 }
1296 }
Stefan Roese99644742005-11-29 18:18:21 +01001297
1298 mtdcr (UIC0SR, UIC_MRE); /* Clear */
wdenk544e9732004-02-06 23:19:44 +00001299 mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
1300 switch (hw_p->devnum) {
1301 case 0:
Stefan Roese42fbddd2006-09-07 11:51:23 +02001302 mtdcr (UICSR_ETHX, UIC_ETH0);
wdenk544e9732004-02-06 23:19:44 +00001303 break;
1304 case 1:
Stefan Roese42fbddd2006-09-07 11:51:23 +02001305 mtdcr (UICSR_ETHX, UIC_ETH1);
wdenk544e9732004-02-06 23:19:44 +00001306 break;
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001307#if defined (CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +00001308 case 2:
1309 mtdcr (uic2sr, UIC_ETH2);
1310 break;
1311 case 3:
1312 mtdcr (uic2sr, UIC_ETH3);
1313 break;
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001314#endif /* CONFIG_440GX */
wdenk544e9732004-02-06 23:19:44 +00001315 default:
1316 break;
1317 }
1318 } while (serviced);
1319
1320 return (rc);
1321}
1322
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001323#else /* CONFIG_440 */
1324
1325int enetInt (struct eth_device *dev)
1326{
1327 int serviced;
1328 int rc = -1; /* default to not us */
1329 unsigned long mal_isr;
1330 unsigned long emac_isr = 0;
1331 unsigned long mal_rx_eob;
1332 unsigned long my_uicmsr;
1333
1334 EMAC_4XX_HW_PST hw_p;
1335
1336 /*
1337 * Because the mal is generic, we need to get the current
1338 * eth device
1339 */
1340#if defined(CONFIG_NET_MULTI)
1341 dev = eth_get_dev();
1342#else
1343 dev = emac0_dev;
1344#endif
1345
1346 hw_p = dev->priv;
1347
1348 /* enter loop that stays in interrupt code until nothing to service */
1349 do {
1350 serviced = 0;
1351
1352 my_uicmsr = mfdcr (uicmsr);
1353
1354 if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
1355 return (rc);
1356 }
1357 /* get and clear controller status interrupts */
1358 /* look at Mal and EMAC interrupts */
1359 if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
1360 mal_isr = mfdcr (malesr);
1361 /* look for mal error */
1362 if ((my_uicmsr & MAL_UIC_ERR) != 0) {
1363 mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
1364 serviced = 1;
1365 rc = 0;
1366 }
1367 }
1368
1369 /* port by port dispatch of emac interrupts */
1370
1371 if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
Stefan Roese697100952007-10-23 14:03:17 +02001372 emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001373 if ((hw_p->emac_ier & emac_isr) != 0) {
1374 emac_err (dev, emac_isr);
1375 serviced = 1;
1376 rc = 0;
1377 }
1378 }
1379 if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
1380 mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
1381 return (rc); /* we had errors so get out */
1382 }
1383
1384 /* handle MAX TX EOB interrupt from a tx */
1385 if (my_uicmsr & UIC_MAL_TXEOB) {
1386 mal_rx_eob = mfdcr (maltxeobisr);
1387 mtdcr (maltxeobisr, mal_rx_eob);
1388 mtdcr (uicsr, UIC_MAL_TXEOB);
1389 }
1390 /* handle MAL RX EOB interupt from a receive */
1391 /* check for EOB on valid channels */
1392 if (my_uicmsr & UIC_MAL_RXEOB)
1393 {
1394 mal_rx_eob = mfdcr (malrxeobisr);
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02001395 if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001396 /* clear EOB
1397 mtdcr(malrxeobisr, mal_rx_eob); */
1398 enet_rcv (dev, emac_isr);
1399 /* indicate that we serviced an interrupt */
1400 serviced = 1;
1401 rc = 0;
1402 }
1403 }
1404 mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
Stefan Roese17ffbc82007-03-21 13:38:59 +01001405#if defined(CONFIG_405EZ)
1406 mtsdr (sdricintstat, SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
1407#endif /* defined(CONFIG_405EZ) */
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001408 }
1409 while (serviced);
1410
1411 return (rc);
1412}
1413
1414#endif /* CONFIG_440 */
1415
wdenk544e9732004-02-06 23:19:44 +00001416/*-----------------------------------------------------------------------------+
1417 * MAL Error Routine
1418 *-----------------------------------------------------------------------------*/
1419static void mal_err (struct eth_device *dev, unsigned long isr,
1420 unsigned long uic, unsigned long maldef,
1421 unsigned long mal_errr)
1422{
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001423 EMAC_4XX_HW_PST hw_p = dev->priv;
wdenk544e9732004-02-06 23:19:44 +00001424
1425 mtdcr (malesr, isr); /* clear interrupt */
1426
1427 /* clear DE interrupt */
1428 mtdcr (maltxdeir, 0xC0000000);
1429 mtdcr (malrxdeir, 0x80000000);
1430
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001431#ifdef INFO_4XX_ENET
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02001432 printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
wdenk544e9732004-02-06 23:19:44 +00001433#endif
1434
1435 eth_init (hw_p->bis); /* start again... */
1436}
1437
1438/*-----------------------------------------------------------------------------+
1439 * EMAC Error Routine
1440 *-----------------------------------------------------------------------------*/
1441static void emac_err (struct eth_device *dev, unsigned long isr)
1442{
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001443 EMAC_4XX_HW_PST hw_p = dev->priv;
wdenk544e9732004-02-06 23:19:44 +00001444
1445 printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
Stefan Roese697100952007-10-23 14:03:17 +02001446 out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
wdenk544e9732004-02-06 23:19:44 +00001447}
1448
1449/*-----------------------------------------------------------------------------+
1450 * enet_rcv() handles the ethernet receive data
1451 *-----------------------------------------------------------------------------*/
1452static void enet_rcv (struct eth_device *dev, unsigned long malisr)
1453{
1454 struct enet_frame *ef_ptr;
1455 unsigned long data_len;
1456 unsigned long rx_eob_isr;
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001457 EMAC_4XX_HW_PST hw_p = dev->priv;
wdenk544e9732004-02-06 23:19:44 +00001458
1459 int handled = 0;
1460 int i;
1461 int loop_count = 0;
1462
1463 rx_eob_isr = mfdcr (malrxeobisr);
1464 if ((0x80000000 >> hw_p->devnum) & rx_eob_isr) {
1465 /* clear EOB */
1466 mtdcr (malrxeobisr, rx_eob_isr);
1467
1468 /* EMAC RX done */
1469 while (1) { /* do all */
1470 i = hw_p->rx_slot;
1471
1472 if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
1473 || (loop_count >= NUM_RX_BUFF))
1474 break;
Stefan Roese09feb382007-07-12 16:32:08 +02001475
wdenk544e9732004-02-06 23:19:44 +00001476 loop_count++;
wdenk544e9732004-02-06 23:19:44 +00001477 handled++;
1478 data_len = (unsigned long) hw_p->rx[i].data_len; /* Get len */
1479 if (data_len) {
1480 if (data_len > ENET_MAX_MTU) /* Check len */
1481 data_len = 0;
1482 else {
1483 if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
1484 data_len = 0;
1485 hw_p->stats.rx_err_log[hw_p->
1486 rx_err_index]
1487 = hw_p->rx[i].ctrl;
1488 hw_p->rx_err_index++;
1489 if (hw_p->rx_err_index ==
1490 MAX_ERR_LOG)
1491 hw_p->rx_err_index =
1492 0;
wdenk7ad5e4c2004-04-25 15:41:35 +00001493 } /* emac_erros */
wdenk544e9732004-02-06 23:19:44 +00001494 } /* data_len < max mtu */
wdenk7ad5e4c2004-04-25 15:41:35 +00001495 } /* if data_len */
wdenk544e9732004-02-06 23:19:44 +00001496 if (!data_len) { /* no data */
1497 hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
1498
1499 hw_p->stats.data_len_err++; /* Error at Rx */
1500 }
1501
1502 /* !data_len */
1503 /* AS.HARNOIS */
1504 /* Check if user has already eaten buffer */
1505 /* if not => ERROR */
1506 else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
1507 if (hw_p->is_receiving)
1508 printf ("ERROR : Receive buffers are full!\n");
1509 break;
1510 } else {
1511 hw_p->stats.rx_frames++;
1512 hw_p->stats.rx += data_len;
1513 ef_ptr = (struct enet_frame *) hw_p->rx[i].
1514 data_ptr;
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001515#ifdef INFO_4XX_ENET
wdenk544e9732004-02-06 23:19:44 +00001516 hw_p->stats.pkts_rx++;
1517#endif
1518 /* AS.HARNOIS
1519 * use ring buffer
1520 */
1521 hw_p->rx_ready[hw_p->rx_i_index] = i;
1522 hw_p->rx_i_index++;
1523 if (NUM_RX_BUFF == hw_p->rx_i_index)
1524 hw_p->rx_i_index = 0;
1525
Stefan Roese09feb382007-07-12 16:32:08 +02001526 hw_p->rx_slot++;
1527 if (NUM_RX_BUFF == hw_p->rx_slot)
1528 hw_p->rx_slot = 0;
1529
wdenk544e9732004-02-06 23:19:44 +00001530 /* AS.HARNOIS
1531 * free receive buffer only when
1532 * buffer has been handled (eth_rx)
1533 rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
1534 */
1535 } /* if data_len */
1536 } /* while */
1537 } /* if EMACK_RXCHL */
1538}
1539
1540
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001541static int ppc_4xx_eth_rx (struct eth_device *dev)
wdenk544e9732004-02-06 23:19:44 +00001542{
1543 int length;
1544 int user_index;
1545 unsigned long msr;
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001546 EMAC_4XX_HW_PST hw_p = dev->priv;
wdenk544e9732004-02-06 23:19:44 +00001547
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02001548 hw_p->is_receiving = 1; /* tell driver */
wdenk544e9732004-02-06 23:19:44 +00001549
1550 for (;;) {
1551 /* AS.HARNOIS
1552 * use ring buffer and
1553 * get index from rx buffer desciptor queue
1554 */
1555 user_index = hw_p->rx_ready[hw_p->rx_u_index];
1556 if (user_index == -1) {
1557 length = -1;
1558 break; /* nothing received - leave for() loop */
1559 }
1560
1561 msr = mfmsr ();
1562 mtmsr (msr & ~(MSR_EE));
1563
1564 length = hw_p->rx[user_index].data_len;
1565
1566 /* Pass the packet up to the protocol layers. */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02001567 /* NetReceive(NetRxPackets[rxIdx], length - 4); */
1568 /* NetReceive(NetRxPackets[i], length); */
Stefan Roese9c2a6472007-10-31 18:01:24 +01001569 invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
1570 (u32)hw_p->rx[user_index].data_ptr +
1571 length - 4);
wdenk544e9732004-02-06 23:19:44 +00001572 NetReceive (NetRxPackets[user_index], length - 4);
1573 /* Free Recv Buffer */
1574 hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
1575 /* Free rx buffer descriptor queue */
1576 hw_p->rx_ready[hw_p->rx_u_index] = -1;
1577 hw_p->rx_u_index++;
1578 if (NUM_RX_BUFF == hw_p->rx_u_index)
1579 hw_p->rx_u_index = 0;
1580
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001581#ifdef INFO_4XX_ENET
wdenk544e9732004-02-06 23:19:44 +00001582 hw_p->stats.pkts_handled++;
1583#endif
1584
1585 mtmsr (msr); /* Enable IRQ's */
1586 }
1587
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02001588 hw_p->is_receiving = 0; /* tell driver */
wdenk544e9732004-02-06 23:19:44 +00001589
1590 return length;
1591}
1592
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001593int ppc_4xx_eth_initialize (bd_t * bis)
wdenk544e9732004-02-06 23:19:44 +00001594{
1595 static int virgin = 0;
wdenk544e9732004-02-06 23:19:44 +00001596 struct eth_device *dev;
1597 int eth_num = 0;
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001598 EMAC_4XX_HW_PST hw = NULL;
Stefan Roese8d982302007-01-18 10:25:34 +01001599 u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
1600 u32 hw_addr[4];
wdenk544e9732004-02-06 23:19:44 +00001601
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001602#if defined(CONFIG_440GX)
Stefan Roese326c9712005-08-01 16:41:48 +02001603 unsigned long pfc1;
1604
wdenk544e9732004-02-06 23:19:44 +00001605 mfsdr (sdr_pfc1, pfc1);
1606 pfc1 &= ~(0x01e00000);
1607 pfc1 |= 0x01200000;
1608 mtsdr (sdr_pfc1, pfc1);
Stefan Roese326c9712005-08-01 16:41:48 +02001609#endif
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001610
Stefan Roese8d982302007-01-18 10:25:34 +01001611 /* first clear all mac-addresses */
1612 for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
1613 memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
wdenk97e8bda2004-09-29 22:43:59 +00001614
Stefan Roese7f98aec2005-10-20 16:34:28 +02001615 for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
wdenk544e9732004-02-06 23:19:44 +00001616 switch (eth_num) {
wdenk54070ab2004-12-31 09:32:47 +00001617 default: /* fall through */
wdenk544e9732004-02-06 23:19:44 +00001618 case 0:
Stefan Roese8d982302007-01-18 10:25:34 +01001619 memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
1620 bis->bi_enetaddr, 6);
1621 hw_addr[eth_num] = 0x0;
wdenk544e9732004-02-06 23:19:44 +00001622 break;
wdenk54070ab2004-12-31 09:32:47 +00001623#ifdef CONFIG_HAS_ETH1
wdenk544e9732004-02-06 23:19:44 +00001624 case 1:
Stefan Roese8d982302007-01-18 10:25:34 +01001625 memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
1626 bis->bi_enet1addr, 6);
1627 hw_addr[eth_num] = 0x100;
wdenk544e9732004-02-06 23:19:44 +00001628 break;
wdenk54070ab2004-12-31 09:32:47 +00001629#endif
1630#ifdef CONFIG_HAS_ETH2
wdenk544e9732004-02-06 23:19:44 +00001631 case 2:
Stefan Roese8d982302007-01-18 10:25:34 +01001632 memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
1633 bis->bi_enet2addr, 6);
1634 hw_addr[eth_num] = 0x400;
wdenk544e9732004-02-06 23:19:44 +00001635 break;
wdenk54070ab2004-12-31 09:32:47 +00001636#endif
1637#ifdef CONFIG_HAS_ETH3
wdenk544e9732004-02-06 23:19:44 +00001638 case 3:
Stefan Roese8d982302007-01-18 10:25:34 +01001639 memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
1640 bis->bi_enet3addr, 6);
1641 hw_addr[eth_num] = 0x600;
wdenk544e9732004-02-06 23:19:44 +00001642 break;
wdenk54070ab2004-12-31 09:32:47 +00001643#endif
wdenk544e9732004-02-06 23:19:44 +00001644 }
Stefan Roese8d982302007-01-18 10:25:34 +01001645 }
1646
1647 /* set phy num and mode */
1648 bis->bi_phynum[0] = CONFIG_PHY_ADDR;
1649 bis->bi_phymode[0] = 0;
1650
1651#if defined(CONFIG_PHY1_ADDR)
1652 bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
1653 bis->bi_phymode[1] = 0;
1654#endif
1655#if defined(CONFIG_440GX)
1656 bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
1657 bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
1658 bis->bi_phymode[2] = 2;
1659 bis->bi_phymode[3] = 2;
Stefan Roese153b3e22007-10-05 17:10:59 +02001660#endif
Stefan Roese8d982302007-01-18 10:25:34 +01001661
Stefan Roese153b3e22007-10-05 17:10:59 +02001662#if defined(CONFIG_440GX) || \
1663 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
1664 defined(CONFIG_405EX)
Stefan Roese8d982302007-01-18 10:25:34 +01001665 ppc_4xx_eth_setup_bridge(0, bis);
1666#endif
1667
1668 for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
1669 /*
1670 * See if we can actually bring up the interface,
1671 * otherwise, skip it
1672 */
1673 if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
1674 bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
1675 continue;
1676 }
wdenk544e9732004-02-06 23:19:44 +00001677
1678 /* Allocate device structure */
1679 dev = (struct eth_device *) malloc (sizeof (*dev));
1680 if (dev == NULL) {
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001681 printf ("ppc_4xx_eth_initialize: "
wdenkef893942004-02-23 16:11:30 +00001682 "Cannot allocate eth_device %d\n", eth_num);
wdenk544e9732004-02-06 23:19:44 +00001683 return (-1);
1684 }
wdenkd1894de2005-06-20 10:17:34 +00001685 memset(dev, 0, sizeof(*dev));
wdenk544e9732004-02-06 23:19:44 +00001686
1687 /* Allocate our private use data */
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001688 hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
wdenk544e9732004-02-06 23:19:44 +00001689 if (hw == NULL) {
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001690 printf ("ppc_4xx_eth_initialize: "
wdenkef893942004-02-23 16:11:30 +00001691 "Cannot allocate private hw data for eth_device %d",
wdenk544e9732004-02-06 23:19:44 +00001692 eth_num);
1693 free (dev);
1694 return (-1);
1695 }
wdenkd1894de2005-06-20 10:17:34 +00001696 memset(hw, 0, sizeof(*hw));
wdenk544e9732004-02-06 23:19:44 +00001697
Stefan Roese8d982302007-01-18 10:25:34 +01001698 hw->hw_addr = hw_addr[eth_num];
1699 memcpy (dev->enetaddr, ethaddr[eth_num], 6);
wdenk544e9732004-02-06 23:19:44 +00001700 hw->devnum = eth_num;
Stefan Roese326c9712005-08-01 16:41:48 +02001701 hw->print_speed = 1;
wdenk544e9732004-02-06 23:19:44 +00001702
Stefan Roese8d982302007-01-18 10:25:34 +01001703 sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
wdenk544e9732004-02-06 23:19:44 +00001704 dev->priv = (void *) hw;
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001705 dev->init = ppc_4xx_eth_init;
1706 dev->halt = ppc_4xx_eth_halt;
1707 dev->send = ppc_4xx_eth_send;
1708 dev->recv = ppc_4xx_eth_rx;
wdenk544e9732004-02-06 23:19:44 +00001709
1710 if (0 == virgin) {
1711 /* set the MAL IER ??? names may change with new spec ??? */
Stefan Roese153b3e22007-10-05 17:10:59 +02001712#if defined(CONFIG_440SPE) || \
1713 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
1714 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001715 mal_ier =
1716 MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
1717 MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
1718#else
wdenk544e9732004-02-06 23:19:44 +00001719 mal_ier =
1720 MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
1721 MAL_IER_OPBE | MAL_IER_PLBE;
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001722#endif
wdenk544e9732004-02-06 23:19:44 +00001723 mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
1724 mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
1725 mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
1726 mtdcr (malier, mal_ier);
1727
1728 /* install MAL interrupt handler */
1729 irq_install_handler (VECNUM_MS,
1730 (interrupt_handler_t *) enetInt,
1731 dev);
1732 irq_install_handler (VECNUM_MTE,
1733 (interrupt_handler_t *) enetInt,
1734 dev);
1735 irq_install_handler (VECNUM_MRE,
1736 (interrupt_handler_t *) enetInt,
1737 dev);
1738 irq_install_handler (VECNUM_TXDE,
1739 (interrupt_handler_t *) enetInt,
1740 dev);
1741 irq_install_handler (VECNUM_RXDE,
1742 (interrupt_handler_t *) enetInt,
1743 dev);
1744 virgin = 1;
1745 }
1746
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001747#if defined(CONFIG_NET_MULTI)
wdenk544e9732004-02-06 23:19:44 +00001748 eth_register (dev);
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001749#else
1750 emac0_dev = dev;
1751#endif
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001752
1753#if defined(CONFIG_NET_MULTI)
Jon Loeligera5217742007-07-09 18:57:22 -05001754#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001755 miiphy_register (dev->name,
Stefan Roese99644742005-11-29 18:18:21 +01001756 emac4xx_miiphy_read, emac4xx_miiphy_write);
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001757#endif
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001758#endif
wdenk544e9732004-02-06 23:19:44 +00001759 } /* end for each supported device */
1760 return (1);
1761}
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001762
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001763#if !defined(CONFIG_NET_MULTI)
1764void eth_halt (void) {
1765 if (emac0_dev) {
1766 ppc_4xx_eth_halt(emac0_dev);
1767 free(emac0_dev);
1768 emac0_dev = NULL;
1769 }
1770}
1771
1772int eth_init (bd_t *bis)
1773{
1774 ppc_4xx_eth_initialize(bis);
Stefan Roese03510612005-10-10 17:43:58 +02001775 if (emac0_dev) {
1776 return ppc_4xx_eth_init(emac0_dev, bis);
1777 } else {
1778 printf("ERROR: ethaddr not set!\n");
1779 return -1;
1780 }
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001781}
1782
1783int eth_send(volatile void *packet, int length)
1784{
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001785 return (ppc_4xx_eth_send(emac0_dev, packet, length));
1786}
1787
1788int eth_rx(void)
1789{
1790 return (ppc_4xx_eth_rx(emac0_dev));
1791}
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001792
1793int emac4xx_miiphy_initialize (bd_t * bis)
1794{
Jon Loeligera5217742007-07-09 18:57:22 -05001795#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001796 miiphy_register ("ppc_4xx_eth0",
Stefan Roese99644742005-11-29 18:18:21 +01001797 emac4xx_miiphy_read, emac4xx_miiphy_write);
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001798#endif
1799
1800 return 0;
1801}
Stefan Roese0c7ffc02005-08-16 18:18:00 +02001802#endif /* !defined(CONFIG_NET_MULTI) */
1803
Jon Loeligera5217742007-07-09 18:57:22 -05001804#endif