blob: 7793cf126657cf5e262286c8ad7e8ce423a23639 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04002/*
3 * K2HK: SoC definitions
4 *
5 * (C) Copyright 2012-2014
6 * Texas Instruments Incorporated, <www.ti.com>
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04007 */
Khoronzhuk, Ivand5cb1bb2014-07-09 23:44:44 +03008
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -04009#ifndef __ASM_ARCH_HARDWARE_K2HK_H
10#define __ASM_ARCH_HARDWARE_K2HK_H
11
Khoronzhuk, Ivand5cb1bb2014-07-09 23:44:44 +030012#define KS2_ARM_PLL_EN BIT(13)
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040013
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040014/* PA SS Registers */
Khoronzhuk, Ivand5cb1bb2014-07-09 23:44:44 +030015#define KS2_PASS_BASE 0x02000000
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040016
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040017/* Power and Sleep Controller (PSC) Domains */
Khoronzhuk, Ivand5cb1bb2014-07-09 23:44:44 +030018#define KS2_LPSC_MOD 0
19#define KS2_LPSC_DUMMY1 1
20#define KS2_LPSC_USB 2
21#define KS2_LPSC_EMIF25_SPI 3
22#define KS2_LPSC_TSIP 4
23#define KS2_LPSC_DEBUGSS_TRC 5
24#define KS2_LPSC_TETB_TRC 6
25#define KS2_LPSC_PKTPROC 7
26#define KS2_LPSC_PA KS2_LPSC_PKTPROC
27#define KS2_LPSC_SGMII 8
28#define KS2_LPSC_CPGMAC KS2_LPSC_SGMII
29#define KS2_LPSC_CRYPTO 9
30#define KS2_LPSC_PCIE 10
31#define KS2_LPSC_SRIO 11
32#define KS2_LPSC_VUSR0 12
33#define KS2_LPSC_CHIP_SRSS 13
34#define KS2_LPSC_MSMC 14
35#define KS2_LPSC_GEM_1 16
36#define KS2_LPSC_GEM_2 17
37#define KS2_LPSC_GEM_3 18
38#define KS2_LPSC_GEM_4 19
39#define KS2_LPSC_GEM_5 20
40#define KS2_LPSC_GEM_6 21
41#define KS2_LPSC_GEM_7 22
42#define KS2_LPSC_EMIF4F_DDR3A 23
43#define KS2_LPSC_EMIF4F_DDR3B 24
44#define KS2_LPSC_TAC 25
45#define KS2_LPSC_RAC 26
46#define KS2_LPSC_RAC_1 27
47#define KS2_LPSC_FFTC_A 28
48#define KS2_LPSC_FFTC_B 29
49#define KS2_LPSC_FFTC_C 30
50#define KS2_LPSC_FFTC_D 31
51#define KS2_LPSC_FFTC_E 32
52#define KS2_LPSC_FFTC_F 33
53#define KS2_LPSC_AI2 34
54#define KS2_LPSC_TCP3D_0 35
55#define KS2_LPSC_TCP3D_1 36
56#define KS2_LPSC_TCP3D_2 37
57#define KS2_LPSC_TCP3D_3 38
58#define KS2_LPSC_VCP2X4_A 39
59#define KS2_LPSC_CP2X4_B 40
60#define KS2_LPSC_VCP2X4_C 41
61#define KS2_LPSC_VCP2X4_D 42
62#define KS2_LPSC_VCP2X4_E 43
63#define KS2_LPSC_VCP2X4_F 44
64#define KS2_LPSC_VCP2X4_G 45
65#define KS2_LPSC_VCP2X4_H 46
66#define KS2_LPSC_BCP 47
67#define KS2_LPSC_DXB 48
68#define KS2_LPSC_VUSR1 49
69#define KS2_LPSC_XGE 50
70#define KS2_LPSC_ARM_SREFLEX 51
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040071
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040072/* DDR3B definitions */
Khoronzhuk, Ivand5cb1bb2014-07-09 23:44:44 +030073#define KS2_DDR3B_EMIF_CTRL_BASE 0x21020000
74#define KS2_DDR3B_EMIF_DATA_BASE 0x60000000
75#define KS2_DDR3B_DDRPHYC 0x02328000
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -040076
Vitaly Andrianov19173012014-10-22 17:47:58 +030077#define KS2_CIC2_DDR3_ECC_IRQ_NUM 0x0D3 /* DDR3 ECC system irq number */
78#define KS2_CIC2_DDR3_ECC_CHAN_NUM 0x01D /* DDR3 ECC int mapped to CIC2
79 channel 29 */
80
Hao Zhangae3ed412014-10-22 17:18:22 +030081/* SGMII SerDes */
82#define KS2_LANES_PER_SGMII_SERDES 4
83
Hao Zhang58a0d662014-07-09 19:48:44 +030084/* Number of DSP cores */
85#define KS2_NUM_DSPS 8
86
Khoronzhuk, Ivan89a66522014-09-05 19:02:46 +030087/* NETCP pktdma */
88#define KS2_NETCP_PDMA_CTRL_BASE 0x02004000
89#define KS2_NETCP_PDMA_TX_BASE 0x02004400
90#define KS2_NETCP_PDMA_TX_CH_NUM 9
91#define KS2_NETCP_PDMA_RX_BASE 0x02004800
92#define KS2_NETCP_PDMA_RX_CH_NUM 26
93#define KS2_NETCP_PDMA_SCHED_BASE 0x02004c00
94#define KS2_NETCP_PDMA_RX_FLOW_BASE 0x02005000
95#define KS2_NETCP_PDMA_RX_FLOW_NUM 32
Khoronzhuk, Ivan89a66522014-09-05 19:02:46 +030096#define KS2_NETCP_PDMA_TX_SND_QUEUE 648
97
Khoronzhuk, Ivanf2c13ba2014-09-29 22:17:22 +030098/* NETCP */
99#define KS2_NETCP_BASE 0x02000000
Khoronzhuk, Ivan915cff42014-09-29 22:17:21 +0300100
Vitaly Andrianov7bcf4d62014-04-04 13:16:53 -0400101#endif /* __ASM_ARCH_HARDWARE_H */