blob: 2de343de290bfcc31cc586947a8c11b3e03d5833 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Álvaro Fernández Rojas66871b72018-02-04 21:11:15 +01002/*
Álvaro Fernández Rojasc7bbeaf2018-03-22 19:39:43 +01003 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
Álvaro Fernández Rojas66871b72018-02-04 21:11:15 +01004 *
5 * Derived from linux/arch/mips/bcm63xx/usb-common.c:
6 * Copyright 2008 Maxime Bizon <mbizon@freebox.fr>
7 * Copyright 2013 Florian Fainelli <florian@openwrt.org>
Álvaro Fernández Rojas66871b72018-02-04 21:11:15 +01008 */
9
10#include <common.h>
11#include <clk.h>
12#include <dm.h>
13#include <generic-phy.h>
Simon Glass9bc15642020-02-03 07:36:16 -070014#include <malloc.h>
Álvaro Fernández Rojas66871b72018-02-04 21:11:15 +010015#include <power-domain.h>
16#include <reset.h>
17#include <asm/io.h>
18#include <dm/device.h>
19
20/* USBH Setup register */
21#define USBH_SETUP_REG 0x00
22#define USBH_SETUP_IOC BIT(4)
23
24/* USBH PLL Control register */
25#define USBH_PLL_REG 0x04
26#define USBH_PLL_SUSP_EN BIT(27)
27#define USBH_PLL_IDDQ_PWRDN BIT(31)
28
29/* USBH Swap Control register */
30#define USBH_SWAP_REG 0x0c
31#define USBH_SWAP_OHCI_DATA BIT(0)
32#define USBH_SWAP_OHCI_ENDIAN BIT(1)
33#define USBH_SWAP_EHCI_DATA BIT(3)
34#define USBH_SWAP_EHCI_ENDIAN BIT(4)
35
36/* USBH Sim Control register */
37#define USBH_SIM_REG 0x20
38#define USBH_SIM_LADDR BIT(5)
39
40struct bcm6318_usbh_priv {
41 void __iomem *regs;
42};
43
44static int bcm6318_usbh_init(struct phy *phy)
45{
46 struct bcm6318_usbh_priv *priv = dev_get_priv(phy->dev);
47
48 /* enable pll control susp */
49 setbits_be32(priv->regs + USBH_PLL_REG, USBH_PLL_SUSP_EN);
50
51 /* configure to work in native cpu endian */
52 clrsetbits_be32(priv->regs + USBH_SWAP_REG,
53 USBH_SWAP_EHCI_ENDIAN | USBH_SWAP_OHCI_ENDIAN,
54 USBH_SWAP_EHCI_DATA | USBH_SWAP_OHCI_DATA);
55
56 /* setup config */
57 setbits_be32(priv->regs + USBH_SETUP_REG, USBH_SETUP_IOC);
58
59 /* disable pll control pwrdn */
60 clrbits_be32(priv->regs + USBH_PLL_REG, USBH_PLL_IDDQ_PWRDN);
61
62 /* sim control config */
63 setbits_be32(priv->regs + USBH_SIM_REG, USBH_SIM_LADDR);
64
65 return 0;
66}
67
68static struct phy_ops bcm6318_usbh_ops = {
69 .init = bcm6318_usbh_init,
70};
71
72static const struct udevice_id bcm6318_usbh_ids[] = {
73 { .compatible = "brcm,bcm6318-usbh" },
74 { /* sentinel */ }
75};
76
77static int bcm6318_usbh_probe(struct udevice *dev)
78{
79 struct bcm6318_usbh_priv *priv = dev_get_priv(dev);
80 struct power_domain pwr_dom;
81 struct reset_ctl rst_ctl;
82 struct clk clk;
Álvaro Fernández Rojas66871b72018-02-04 21:11:15 +010083 int ret;
84
Álvaro Fernández Rojasc7bbeaf2018-03-22 19:39:43 +010085 priv->regs = dev_remap_addr(dev);
86 if (!priv->regs)
Álvaro Fernández Rojas66871b72018-02-04 21:11:15 +010087 return -EINVAL;
88
Álvaro Fernández Rojas66871b72018-02-04 21:11:15 +010089 /* enable usbh clock */
90 ret = clk_get_by_name(dev, "usbh", &clk);
91 if (ret < 0)
92 return ret;
93
94 ret = clk_enable(&clk);
95 if (ret < 0)
96 return ret;
97
98 ret = clk_free(&clk);
99 if (ret < 0)
100 return ret;
101
102 /* enable power domain */
103 ret = power_domain_get(dev, &pwr_dom);
104 if (ret < 0)
105 return ret;
106
107 ret = power_domain_on(&pwr_dom);
108 if (ret < 0)
109 return ret;
110
111 ret = power_domain_free(&pwr_dom);
112 if (ret < 0)
113 return ret;
114
115 /* perform reset */
116 ret = reset_get_by_index(dev, 0, &rst_ctl);
117 if (ret < 0)
118 return ret;
119
120 ret = reset_deassert(&rst_ctl);
121 if (ret < 0)
122 return ret;
123
124 ret = reset_free(&rst_ctl);
125 if (ret < 0)
126 return ret;
127
128 mdelay(100);
129
130 return 0;
131}
132
133U_BOOT_DRIVER(bcm6318_usbh) = {
134 .name = "bcm6318-usbh",
135 .id = UCLASS_PHY,
136 .of_match = bcm6318_usbh_ids,
137 .ops = &bcm6318_usbh_ops,
138 .priv_auto_alloc_size = sizeof(struct bcm6318_usbh_priv),
139 .probe = bcm6318_usbh_probe,
140};