blob: 4f570f4fb55c9c6b4d77fc2dff4275a6db975e8a [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARD6b0b3db2009-03-21 21:07:59 +01001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <asm/arch/at91_common.h>
27#include <asm/arch/at91_pmc.h>
28#include <asm/arch/gpio.h>
29#include <asm/arch/io.h>
30
31void at91_serial0_hw_init(void)
32{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010033 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
34
Jens Scharsigb49d15c2010-02-03 22:46:46 +010035 at91_set_a_periph(AT91_PIO_PORTA, 6, 1); /* TXD0 */
36 at91_set_a_periph(AT91_PIO_PORTA, 7, 0); /* RXD0 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010037 writel(1 << AT91SAM9RL_ID_US0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD6b0b3db2009-03-21 21:07:59 +010038}
39
40void at91_serial1_hw_init(void)
41{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010042 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
43
Jens Scharsigb49d15c2010-02-03 22:46:46 +010044 at91_set_a_periph(AT91_PIO_PORTA, 11, 1); /* TXD1 */
45 at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* RXD1 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010046 writel(1 << AT91SAM9RL_ID_US1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD6b0b3db2009-03-21 21:07:59 +010047}
48
49void at91_serial2_hw_init(void)
50{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010051 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
52
Jens Scharsigb49d15c2010-02-03 22:46:46 +010053 at91_set_a_periph(AT91_PIO_PORTA, 13, 1); /* TXD2 */
54 at91_set_a_periph(AT91_PIO_PORTA, 14, 0); /* RXD2 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010055 writel(1 << AT91SAM9RL_ID_US2, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD6b0b3db2009-03-21 21:07:59 +010056}
57
58void at91_serial3_hw_init(void)
59{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010060 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
61
Jens Scharsigb49d15c2010-02-03 22:46:46 +010062 at91_set_a_periph(AT91_PIO_PORTA, 21, 0); /* DRXD */
63 at91_set_a_periph(AT91_PIO_PORTA, 22, 1); /* DTXD */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010064 writel(1 << AT91_ID_SYS, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD6b0b3db2009-03-21 21:07:59 +010065}
66
67void at91_serial_hw_init(void)
68{
69#ifdef CONFIG_USART0
70 at91_serial0_hw_init();
71#endif
72
73#ifdef CONFIG_USART1
74 at91_serial1_hw_init();
75#endif
76
77#ifdef CONFIG_USART2
78 at91_serial2_hw_init();
79#endif
80
81#ifdef CONFIG_USART3 /* DBGU */
82 at91_serial3_hw_init();
83#endif
84}
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020085
86#ifdef CONFIG_HAS_DATAFLASH
87void at91_spi0_hw_init(unsigned long cs_mask)
88{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010089 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
90
Jens Scharsigb49d15c2010-02-03 22:46:46 +010091 at91_set_a_periph(AT91_PIO_PORTA, 25, 0); /* SPI0_MISO */
92 at91_set_a_periph(AT91_PIO_PORTA, 26, 0); /* SPI0_MOSI */
93 at91_set_a_periph(AT91_PIO_PORTA, 27, 0); /* SPI0_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020094
95 /* Enable clock */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010096 writel(1 << AT91SAM9RL_ID_SPI, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020097
98 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010099 at91_set_a_periph(AT91_PIO_PORTA, 28, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200100 }
101 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100102 at91_set_b_periph(AT91_PIO_PORTB, 7, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200103 }
104 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100105 at91_set_a_periph(AT91_PIO_PORTD, 8, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200106 }
107 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100108 at91_set_b_periph(AT91_PIO_PORTD, 9, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200109 }
110 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100111 at91_set_pio_output(AT91_PIO_PORTA, 28, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200112 }
113 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100114 at91_set_pio_output(AT91_PIO_PORTB, 7, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200115 }
116 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100117 at91_set_pio_output(AT91_PIO_PORTD, 8, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200118 }
119 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100120 at91_set_pio_output(AT91_PIO_PORTD, 9, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200121 }
122}
123#endif