blob: beca886b256cd1a8bf2c136a7396101859ccd7bc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00002/*
wdenka445ddf2004-06-09 00:34:46 +00003 * Freescale Three Speed Ethernet Controller driver
wdenk9c53f402003-10-15 23:53:47 +00004 *
Claudiu Manoilcd0c4122013-09-30 12:44:42 +03005 * Copyright 2004-2011, 2013 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00006 * (C) Copyright 2003, Motorola, Inc.
wdenk9c53f402003-10-15 23:53:47 +00007 * author Andy Fleming
wdenk9c53f402003-10-15 23:53:47 +00008 */
9
10#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000011#include <common.h>
Bin Meng1048f612016-01-11 22:41:24 -080012#include <dm.h>
wdenk9c53f402003-10-15 23:53:47 +000013#include <malloc.h>
14#include <net.h>
15#include <command.h>
Andy Flemingc067fc12008-08-31 16:33:25 -050016#include <tsec.h>
Andy Fleming422effd2011-04-08 02:10:54 -050017#include <fsl_mdio.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060018#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060019#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090020#include <linux/errno.h>
Hou Zhiqiangd35de972020-07-16 18:09:12 +080021#include <miiphy.h>
chenhui zhaoc8caa8a2011-10-03 08:38:50 -050022#include <asm/processor.h>
Alison Wang32cc5912014-09-05 13:52:38 +080023#include <asm/io.h>
wdenk9c53f402003-10-15 23:53:47 +000024
Bin Meng1048f612016-01-11 22:41:24 -080025#ifndef CONFIG_DM_ETH
Andy Flemingfecff2b2008-08-31 16:33:26 -050026/* Default initializations for TSEC controllers. */
27
28static struct tsec_info_struct tsec_info[] = {
29#ifdef CONFIG_TSEC1
30 STD_TSEC_INFO(1), /* TSEC1 */
31#endif
32#ifdef CONFIG_TSEC2
33 STD_TSEC_INFO(2), /* TSEC2 */
34#endif
35#ifdef CONFIG_MPC85XX_FEC
36 {
Claudiu Manoilcd0c4122013-09-30 12:44:42 +030037 .regs = TSEC_GET_REGS(2, 0x2000),
Andy Flemingfecff2b2008-08-31 16:33:26 -050038 .devname = CONFIG_MPC85XX_FEC_NAME,
39 .phyaddr = FEC_PHY_ADDR,
Andy Fleming422effd2011-04-08 02:10:54 -050040 .flags = FEC_FLAGS,
41 .mii_devname = DEFAULT_MII_NAME
Andy Flemingfecff2b2008-08-31 16:33:26 -050042 }, /* FEC */
43#endif
44#ifdef CONFIG_TSEC3
45 STD_TSEC_INFO(3), /* TSEC3 */
46#endif
47#ifdef CONFIG_TSEC4
48 STD_TSEC_INFO(4), /* TSEC4 */
49#endif
50};
Bin Meng1048f612016-01-11 22:41:24 -080051#endif /* CONFIG_DM_ETH */
Andy Flemingfecff2b2008-08-31 16:33:26 -050052
Andy Flemingac65e072008-08-31 16:33:27 -050053#define TBIANA_SETTINGS ( \
54 TBIANA_ASYMMETRIC_PAUSE \
55 | TBIANA_SYMMETRIC_PAUSE \
56 | TBIANA_FULL_DUPLEX \
57 )
58
Felix Radensky27f98e02010-06-28 01:57:39 +030059/* By default force the TBI PHY into 1000Mbps full duplex when in SGMII mode */
60#ifndef CONFIG_TSEC_TBICR_SETTINGS
Kumar Galac1457f92010-12-01 22:55:54 -060061#define CONFIG_TSEC_TBICR_SETTINGS ( \
Andy Flemingac65e072008-08-31 16:33:27 -050062 TBICR_PHY_RESET \
Kumar Galac1457f92010-12-01 22:55:54 -060063 | TBICR_ANEG_ENABLE \
Andy Flemingac65e072008-08-31 16:33:27 -050064 | TBICR_FULL_DUPLEX \
65 | TBICR_SPEED1_SET \
66 )
Felix Radensky27f98e02010-06-28 01:57:39 +030067#endif /* CONFIG_TSEC_TBICR_SETTINGS */
Peter Tyser583c1f42009-11-03 17:52:07 -060068
Andy Flemingac65e072008-08-31 16:33:27 -050069/* Configure the TBI for SGMII operation */
70static void tsec_configure_serdes(struct tsec_private *priv)
71{
Bin Meng79cd33a2016-01-11 22:41:18 -080072 /*
73 * Access TBI PHY registers at given TSEC register offset as opposed
74 * to the register offset used for external PHY accesses
75 */
Andy Fleming422effd2011-04-08 02:10:54 -050076 tsec_local_mdio_write(priv->phyregs_sgmii, in_be32(&priv->regs->tbipa),
Mario Sixc29fcc72018-01-15 11:08:21 +010077 0, TBI_ANA, TBIANA_SETTINGS);
Andy Fleming422effd2011-04-08 02:10:54 -050078 tsec_local_mdio_write(priv->phyregs_sgmii, in_be32(&priv->regs->tbipa),
Mario Sixc29fcc72018-01-15 11:08:21 +010079 0, TBI_TBICON, TBICON_CLK_SELECT);
Andy Fleming422effd2011-04-08 02:10:54 -050080 tsec_local_mdio_write(priv->phyregs_sgmii, in_be32(&priv->regs->tbipa),
Mario Sixc29fcc72018-01-15 11:08:21 +010081 0, TBI_CR, CONFIG_TSEC_TBICR_SETTINGS);
David Updegraff0451b012007-04-20 14:34:48 -050082}
83
Chris Packhambbe18572018-11-26 21:00:28 +130084/* the 'way' for ethernet-CRC-32. Spliced in from Linux lib/crc32.c
85 * and this is the ethernet-crc method needed for TSEC -- and perhaps
86 * some other adapter -- hash tables
87 */
88#define CRCPOLY_LE 0xedb88320
89static u32 ether_crc(size_t len, unsigned char const *p)
90{
91 int i;
92 u32 crc;
93
94 crc = ~0;
95 while (len--) {
96 crc ^= *p++;
97 for (i = 0; i < 8; i++)
98 crc = (crc >> 1) ^ ((crc & 1) ? CRCPOLY_LE : 0);
99 }
100 /* an reverse the bits, cuz of way they arrive -- last-first */
101 crc = (crc >> 16) | (crc << 16);
102 crc = (crc >> 8 & 0x00ff00ff) | (crc << 8 & 0xff00ff00);
103 crc = (crc >> 4 & 0x0f0f0f0f) | (crc << 4 & 0xf0f0f0f0);
104 crc = (crc >> 2 & 0x33333333) | (crc << 2 & 0xcccccccc);
105 crc = (crc >> 1 & 0x55555555) | (crc << 1 & 0xaaaaaaaa);
106 return crc;
107}
108
Mingkai Hue0653bf2011-01-27 12:52:46 +0800109/* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
110
111/* Set the appropriate hash bit for the given addr */
112
Bin Meng79cd33a2016-01-11 22:41:18 -0800113/*
114 * The algorithm works like so:
Mingkai Hue0653bf2011-01-27 12:52:46 +0800115 * 1) Take the Destination Address (ie the multicast address), and
116 * do a CRC on it (little endian), and reverse the bits of the
117 * result.
118 * 2) Use the 8 most significant bits as a hash into a 256-entry
119 * table. The table is controlled through 8 32-bit registers:
Claudiu Manoil461511b2013-09-30 12:44:40 +0300120 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is entry
121 * 255. This means that the 3 most significant bits in the
Mingkai Hue0653bf2011-01-27 12:52:46 +0800122 * hash index which gaddr register to use, and the 5 other bits
123 * indicate which bit (assuming an IBM numbering scheme, which
Claudiu Manoil461511b2013-09-30 12:44:40 +0300124 * for PowerPC (tm) is usually the case) in the register holds
Bin Meng79cd33a2016-01-11 22:41:18 -0800125 * the entry.
126 */
Bin Meng1048f612016-01-11 22:41:24 -0800127#ifndef CONFIG_DM_ETH
Chris Packhama55ef7f2018-11-26 21:00:29 +1300128static int tsec_mcast_addr(struct eth_device *dev, const u8 *mcast_mac,
129 int join)
Bin Meng1048f612016-01-11 22:41:24 -0800130#else
Chris Packhama55ef7f2018-11-26 21:00:29 +1300131static int tsec_mcast_addr(struct udevice *dev, const u8 *mcast_mac, int join)
Bin Meng1048f612016-01-11 22:41:24 -0800132#endif
Mingkai Hue0653bf2011-01-27 12:52:46 +0800133{
Simon Glass95588622020-12-22 19:30:28 -0700134 struct tsec_private *priv;
135 struct tsec __iomem *regs;
Claudiu Manoil461511b2013-09-30 12:44:40 +0300136 u32 result, value;
137 u8 whichbit, whichreg;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800138
Simon Glass95588622020-12-22 19:30:28 -0700139#ifndef CONFIG_DM_ETH
140 priv = (struct tsec_private *)dev->priv;
141#else
142 priv = dev_get_priv(dev);
143#endif
144 regs = priv->regs;
Claudiu Manoil461511b2013-09-30 12:44:40 +0300145 result = ether_crc(MAC_ADDR_LEN, mcast_mac);
146 whichbit = (result >> 24) & 0x1f; /* the 5 LSB = which bit to set */
147 whichreg = result >> 29; /* the 3 MSB = which reg to set it in */
Mingkai Hue0653bf2011-01-27 12:52:46 +0800148
Mario Sixc29fcc72018-01-15 11:08:21 +0100149 value = BIT(31 - whichbit);
Claudiu Manoil461511b2013-09-30 12:44:40 +0300150
Chris Packhama55ef7f2018-11-26 21:00:29 +1300151 if (join)
Claudiu Manoil461511b2013-09-30 12:44:40 +0300152 setbits_be32(&regs->hash.gaddr0 + whichreg, value);
153 else
154 clrbits_be32(&regs->hash.gaddr0 + whichreg, value);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800155
Mingkai Hue0653bf2011-01-27 12:52:46 +0800156 return 0;
157}
Mingkai Hue0653bf2011-01-27 12:52:46 +0800158
Peter Hoyesdb2f3872021-10-14 09:40:04 +0100159static int __maybe_unused tsec_set_promisc(struct udevice *dev, bool enable)
Vladimir Oltean3556c4d2021-09-29 18:04:36 +0300160{
161 struct tsec_private *priv = dev_get_priv(dev);
162 struct tsec __iomem *regs = priv->regs;
163
164 if (enable)
165 setbits_be32(&regs->rctrl, RCTRL_PROM);
166 else
167 clrbits_be32(&regs->rctrl, RCTRL_PROM);
168
169 return 0;
170}
171
Bin Meng79cd33a2016-01-11 22:41:18 -0800172/*
173 * Initialized required registers to appropriate values, zeroing
Mingkai Hue0653bf2011-01-27 12:52:46 +0800174 * those we don't care about (unless zero is bad, in which case,
175 * choose a more appropriate value)
176 */
Claudiu Manoilcd0c4122013-09-30 12:44:42 +0300177static void init_registers(struct tsec __iomem *regs)
Mingkai Hue0653bf2011-01-27 12:52:46 +0800178{
179 /* Clear IEVENT */
180 out_be32(&regs->ievent, IEVENT_INIT_CLEAR);
181
182 out_be32(&regs->imask, IMASK_INIT_CLEAR);
183
184 out_be32(&regs->hash.iaddr0, 0);
185 out_be32(&regs->hash.iaddr1, 0);
186 out_be32(&regs->hash.iaddr2, 0);
187 out_be32(&regs->hash.iaddr3, 0);
188 out_be32(&regs->hash.iaddr4, 0);
189 out_be32(&regs->hash.iaddr5, 0);
190 out_be32(&regs->hash.iaddr6, 0);
191 out_be32(&regs->hash.iaddr7, 0);
192
193 out_be32(&regs->hash.gaddr0, 0);
194 out_be32(&regs->hash.gaddr1, 0);
195 out_be32(&regs->hash.gaddr2, 0);
196 out_be32(&regs->hash.gaddr3, 0);
197 out_be32(&regs->hash.gaddr4, 0);
198 out_be32(&regs->hash.gaddr5, 0);
199 out_be32(&regs->hash.gaddr6, 0);
200 out_be32(&regs->hash.gaddr7, 0);
201
Mingkai Hue0653bf2011-01-27 12:52:46 +0800202 /* Init RMON mib registers */
Claudiu Manoila18ab902013-09-30 12:44:46 +0300203 memset((void *)&regs->rmon, 0, sizeof(regs->rmon));
Mingkai Hue0653bf2011-01-27 12:52:46 +0800204
205 out_be32(&regs->rmon.cam1, 0xffffffff);
206 out_be32(&regs->rmon.cam2, 0xffffffff);
207
208 out_be32(&regs->mrblr, MRBLR_INIT_SETTINGS);
209
210 out_be32(&regs->minflr, MINFLR_INIT_SETTINGS);
211
212 out_be32(&regs->attr, ATTR_INIT_SETTINGS);
213 out_be32(&regs->attreli, ATTRELI_INIT_SETTINGS);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800214}
215
Bin Meng79cd33a2016-01-11 22:41:18 -0800216/*
217 * Configure maccfg2 based on negotiated speed and duplex
Mingkai Hue0653bf2011-01-27 12:52:46 +0800218 * reported by PHY handling code
219 */
Andy Fleming422effd2011-04-08 02:10:54 -0500220static void adjust_link(struct tsec_private *priv, struct phy_device *phydev)
Mingkai Hue0653bf2011-01-27 12:52:46 +0800221{
Claudiu Manoilcd0c4122013-09-30 12:44:42 +0300222 struct tsec __iomem *regs = priv->regs;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800223 u32 ecntrl, maccfg2;
224
Andy Fleming422effd2011-04-08 02:10:54 -0500225 if (!phydev->link) {
226 printf("%s: No link.\n", phydev->dev->name);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800227 return;
228 }
229
230 /* clear all bits relative with interface mode */
231 ecntrl = in_be32(&regs->ecntrl);
232 ecntrl &= ~ECNTRL_R100;
233
234 maccfg2 = in_be32(&regs->maccfg2);
235 maccfg2 &= ~(MACCFG2_IF | MACCFG2_FULL_DUPLEX);
236
Andy Fleming422effd2011-04-08 02:10:54 -0500237 if (phydev->duplex)
Mingkai Hue0653bf2011-01-27 12:52:46 +0800238 maccfg2 |= MACCFG2_FULL_DUPLEX;
239
Andy Fleming422effd2011-04-08 02:10:54 -0500240 switch (phydev->speed) {
Mingkai Hue0653bf2011-01-27 12:52:46 +0800241 case 1000:
242 maccfg2 |= MACCFG2_GMII;
243 break;
244 case 100:
245 case 10:
246 maccfg2 |= MACCFG2_MII;
247
Bin Meng79cd33a2016-01-11 22:41:18 -0800248 /*
249 * Set R100 bit in all modes although
Mingkai Hue0653bf2011-01-27 12:52:46 +0800250 * it is only used in RGMII mode
251 */
Andy Fleming422effd2011-04-08 02:10:54 -0500252 if (phydev->speed == 100)
Mingkai Hue0653bf2011-01-27 12:52:46 +0800253 ecntrl |= ECNTRL_R100;
254 break;
255 default:
Andy Fleming422effd2011-04-08 02:10:54 -0500256 printf("%s: Speed was bad\n", phydev->dev->name);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800257 break;
258 }
259
260 out_be32(&regs->ecntrl, ecntrl);
261 out_be32(&regs->maccfg2, maccfg2);
wdenkf41ff3b2005-04-04 23:43:44 +0000262
Andy Fleming422effd2011-04-08 02:10:54 -0500263 printf("Speed: %d, %s duplex%s\n", phydev->speed,
Mario Sixc29fcc72018-01-15 11:08:21 +0100264 (phydev->duplex) ? "full" : "half",
265 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Mingkai Hue0653bf2011-01-27 12:52:46 +0800266}
wdenkbfad55d2005-03-14 23:56:42 +0000267
Bin Meng80b1a1c2016-01-11 22:41:21 -0800268/*
269 * This returns the status bits of the device. The return value
270 * is never checked, and this is what the 8260 driver did, so we
271 * do the same. Presumably, this would be zero if there were no
272 * errors
273 */
Bin Meng1048f612016-01-11 22:41:24 -0800274#ifndef CONFIG_DM_ETH
Bin Meng80b1a1c2016-01-11 22:41:21 -0800275static int tsec_send(struct eth_device *dev, void *packet, int length)
Bin Meng1048f612016-01-11 22:41:24 -0800276#else
277static int tsec_send(struct udevice *dev, void *packet, int length)
278#endif
Bin Meng80b1a1c2016-01-11 22:41:21 -0800279{
Simon Glass95588622020-12-22 19:30:28 -0700280 struct tsec_private *priv;
281 struct tsec __iomem *regs;
Bin Meng80b1a1c2016-01-11 22:41:21 -0800282 int result = 0;
Vladimir Olteana11c89d2019-07-19 00:29:55 +0300283 u16 status;
Bin Meng80b1a1c2016-01-11 22:41:21 -0800284 int i;
285
Simon Glass95588622020-12-22 19:30:28 -0700286#ifndef CONFIG_DM_ETH
287 priv = (struct tsec_private *)dev->priv;
288#else
289 priv = dev_get_priv(dev);
290#endif
291 regs = priv->regs;
Bin Meng80b1a1c2016-01-11 22:41:21 -0800292 /* Find an empty buffer descriptor */
293 for (i = 0;
294 in_be16(&priv->txbd[priv->tx_idx].status) & TXBD_READY;
295 i++) {
296 if (i >= TOUT_LOOP) {
Vladimir Oltean8ec8eaa2019-07-19 00:29:56 +0300297 printf("%s: tsec: tx buffers full\n", dev->name);
Bin Meng80b1a1c2016-01-11 22:41:21 -0800298 return result;
299 }
300 }
301
302 out_be32(&priv->txbd[priv->tx_idx].bufptr, (u32)packet);
303 out_be16(&priv->txbd[priv->tx_idx].length, length);
304 status = in_be16(&priv->txbd[priv->tx_idx].status);
305 out_be16(&priv->txbd[priv->tx_idx].status, status |
306 (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT));
307
308 /* Tell the DMA to go */
309 out_be32(&regs->tstat, TSTAT_CLEAR_THALT);
310
311 /* Wait for buffer to be transmitted */
312 for (i = 0;
313 in_be16(&priv->txbd[priv->tx_idx].status) & TXBD_READY;
314 i++) {
315 if (i >= TOUT_LOOP) {
Vladimir Oltean8ec8eaa2019-07-19 00:29:56 +0300316 printf("%s: tsec: tx error\n", dev->name);
Bin Meng80b1a1c2016-01-11 22:41:21 -0800317 return result;
318 }
319 }
320
321 priv->tx_idx = (priv->tx_idx + 1) % TX_BUF_CNT;
322 result = in_be16(&priv->txbd[priv->tx_idx].status) & TXBD_STATS;
323
324 return result;
325}
326
Bin Meng1048f612016-01-11 22:41:24 -0800327#ifndef CONFIG_DM_ETH
Bin Meng80b1a1c2016-01-11 22:41:21 -0800328static int tsec_recv(struct eth_device *dev)
329{
330 struct tsec_private *priv = (struct tsec_private *)dev->priv;
331 struct tsec __iomem *regs = priv->regs;
332
333 while (!(in_be16(&priv->rxbd[priv->rx_idx].status) & RXBD_EMPTY)) {
334 int length = in_be16(&priv->rxbd[priv->rx_idx].length);
Mario Sixc29fcc72018-01-15 11:08:21 +0100335 u16 status = in_be16(&priv->rxbd[priv->rx_idx].status);
Bin Meng80b1a1c2016-01-11 22:41:21 -0800336 uchar *packet = net_rx_packets[priv->rx_idx];
337
338 /* Send the packet up if there were no errors */
339 if (!(status & RXBD_STATS))
340 net_process_received_packet(packet, length - 4);
341 else
342 printf("Got error %x\n", (status & RXBD_STATS));
343
344 out_be16(&priv->rxbd[priv->rx_idx].length, 0);
345
346 status = RXBD_EMPTY;
347 /* Set the wrap bit if this is the last element in the list */
348 if ((priv->rx_idx + 1) == PKTBUFSRX)
349 status |= RXBD_WRAP;
350 out_be16(&priv->rxbd[priv->rx_idx].status, status);
351
352 priv->rx_idx = (priv->rx_idx + 1) % PKTBUFSRX;
353 }
354
355 if (in_be32(&regs->ievent) & IEVENT_BSY) {
356 out_be32(&regs->ievent, IEVENT_BSY);
357 out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
358 }
359
360 return -1;
361}
Bin Meng1048f612016-01-11 22:41:24 -0800362#else
363static int tsec_recv(struct udevice *dev, int flags, uchar **packetp)
364{
Simon Glass95588622020-12-22 19:30:28 -0700365 struct tsec_private *priv = (struct tsec_private *)dev_get_priv(dev);
Bin Meng1048f612016-01-11 22:41:24 -0800366 struct tsec __iomem *regs = priv->regs;
367 int ret = -1;
368
369 if (!(in_be16(&priv->rxbd[priv->rx_idx].status) & RXBD_EMPTY)) {
370 int length = in_be16(&priv->rxbd[priv->rx_idx].length);
Mario Sixc29fcc72018-01-15 11:08:21 +0100371 u16 status = in_be16(&priv->rxbd[priv->rx_idx].status);
372 u32 buf;
Bin Meng1048f612016-01-11 22:41:24 -0800373
374 /* Send the packet up if there were no errors */
375 if (!(status & RXBD_STATS)) {
376 buf = in_be32(&priv->rxbd[priv->rx_idx].bufptr);
377 *packetp = (uchar *)buf;
378 ret = length - 4;
379 } else {
380 printf("Got error %x\n", (status & RXBD_STATS));
381 }
382 }
383
384 if (in_be32(&regs->ievent) & IEVENT_BSY) {
385 out_be32(&regs->ievent, IEVENT_BSY);
386 out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
387 }
388
389 return ret;
390}
391
392static int tsec_free_pkt(struct udevice *dev, uchar *packet, int length)
393{
Simon Glass95588622020-12-22 19:30:28 -0700394 struct tsec_private *priv = (struct tsec_private *)dev_get_priv(dev);
Mario Sixc29fcc72018-01-15 11:08:21 +0100395 u16 status;
Bin Meng1048f612016-01-11 22:41:24 -0800396
397 out_be16(&priv->rxbd[priv->rx_idx].length, 0);
398
399 status = RXBD_EMPTY;
400 /* Set the wrap bit if this is the last element in the list */
401 if ((priv->rx_idx + 1) == PKTBUFSRX)
402 status |= RXBD_WRAP;
403 out_be16(&priv->rxbd[priv->rx_idx].status, status);
404
405 priv->rx_idx = (priv->rx_idx + 1) % PKTBUFSRX;
406
407 return 0;
408}
409#endif
Bin Meng80b1a1c2016-01-11 22:41:21 -0800410
411/* Stop the interface */
Bin Meng1048f612016-01-11 22:41:24 -0800412#ifndef CONFIG_DM_ETH
Bin Meng80b1a1c2016-01-11 22:41:21 -0800413static void tsec_halt(struct eth_device *dev)
Bin Meng1048f612016-01-11 22:41:24 -0800414#else
415static void tsec_halt(struct udevice *dev)
416#endif
Bin Meng80b1a1c2016-01-11 22:41:21 -0800417{
Simon Glass95588622020-12-22 19:30:28 -0700418 struct tsec_private *priv;
419 struct tsec __iomem *regs;
420#ifndef CONFIG_DM_ETH
421 priv = (struct tsec_private *)dev->priv;
422#else
423 priv = dev_get_priv(dev);
424#endif
425 regs = priv->regs;
Bin Meng80b1a1c2016-01-11 22:41:21 -0800426
427 clrbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
428 setbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
429
430 while ((in_be32(&regs->ievent) & (IEVENT_GRSC | IEVENT_GTSC))
431 != (IEVENT_GRSC | IEVENT_GTSC))
432 ;
433
434 clrbits_be32(&regs->maccfg1, MACCFG1_TX_EN | MACCFG1_RX_EN);
435
436 /* Shut down the PHY, as needed */
437 phy_shutdown(priv->phydev);
438}
439
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500440#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
441/*
442 * When MACCFG1[Rx_EN] is enabled during system boot as part
443 * of the eTSEC port initialization sequence,
444 * the eTSEC Rx logic may not be properly initialized.
445 */
Bin Meng18864072021-11-01 14:15:12 +0800446static void redundant_init(struct tsec_private *priv)
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500447{
Claudiu Manoilcd0c4122013-09-30 12:44:42 +0300448 struct tsec __iomem *regs = priv->regs;
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500449 uint t, count = 0;
450 int fail = 1;
451 static const u8 pkt[] = {
452 0x00, 0x1e, 0x4f, 0x12, 0xcb, 0x2c, 0x00, 0x25,
453 0x64, 0xbb, 0xd1, 0xab, 0x08, 0x00, 0x45, 0x00,
454 0x00, 0x5c, 0xdd, 0x22, 0x00, 0x00, 0x80, 0x01,
455 0x1f, 0x71, 0x0a, 0xc1, 0x14, 0x22, 0x0a, 0xc1,
456 0x14, 0x6a, 0x08, 0x00, 0xef, 0x7e, 0x02, 0x00,
457 0x94, 0x05, 0x61, 0x62, 0x63, 0x64, 0x65, 0x66,
458 0x67, 0x68, 0x69, 0x6a, 0x6b, 0x6c, 0x6d, 0x6e,
459 0x6f, 0x70, 0x71, 0x72, 0x73, 0x74, 0x75, 0x76,
460 0x77, 0x61, 0x62, 0x63, 0x64, 0x65, 0x66, 0x67,
461 0x68, 0x69, 0x6a, 0x6b, 0x6c, 0x6d, 0x6e, 0x6f,
462 0x70, 0x71, 0x72, 0x73, 0x74, 0x75, 0x76, 0x77,
463 0x61, 0x62, 0x63, 0x64, 0x65, 0x66, 0x67, 0x68,
464 0x69, 0x6a, 0x6b, 0x6c, 0x6d, 0x6e, 0x6f, 0x70,
465 0x71, 0x72};
466
467 /* Enable promiscuous mode */
Vladimir Oltean3556c4d2021-09-29 18:04:36 +0300468 setbits_be32(&regs->rctrl, RCTRL_PROM);
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500469 /* Enable loopback mode */
470 setbits_be32(&regs->maccfg1, MACCFG1_LOOPBACK);
471 /* Enable transmit and receive */
472 setbits_be32(&regs->maccfg1, MACCFG1_RX_EN | MACCFG1_TX_EN);
473
474 /* Tell the DMA it is clear to go */
475 setbits_be32(&regs->dmactrl, DMACTRL_INIT_SETTINGS);
476 out_be32(&regs->tstat, TSTAT_CLEAR_THALT);
477 out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
478 clrbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
479
480 do {
Mario Sixc29fcc72018-01-15 11:08:21 +0100481 u16 status;
482
Bin Menge86a6cd2016-01-11 22:41:22 -0800483 tsec_send(priv->dev, (void *)pkt, sizeof(pkt));
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500484
485 /* Wait for buffer to be received */
Bin Meng1120c542016-01-11 22:41:20 -0800486 for (t = 0;
487 in_be16(&priv->rxbd[priv->rx_idx].status) & RXBD_EMPTY;
Bin Meng76f53992016-01-11 22:41:19 -0800488 t++) {
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500489 if (t >= 10 * TOUT_LOOP) {
Bin Menge86a6cd2016-01-11 22:41:22 -0800490 printf("%s: tsec: rx error\n", priv->dev->name);
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500491 break;
492 }
493 }
494
Bin Meng76f53992016-01-11 22:41:19 -0800495 if (!memcmp(pkt, net_rx_packets[priv->rx_idx], sizeof(pkt)))
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500496 fail = 0;
497
Bin Meng1120c542016-01-11 22:41:20 -0800498 out_be16(&priv->rxbd[priv->rx_idx].length, 0);
Claudiu Manoileec416b2013-10-04 19:13:53 +0300499 status = RXBD_EMPTY;
Bin Meng76f53992016-01-11 22:41:19 -0800500 if ((priv->rx_idx + 1) == PKTBUFSRX)
Claudiu Manoileec416b2013-10-04 19:13:53 +0300501 status |= RXBD_WRAP;
Bin Meng1120c542016-01-11 22:41:20 -0800502 out_be16(&priv->rxbd[priv->rx_idx].status, status);
Bin Meng76f53992016-01-11 22:41:19 -0800503 priv->rx_idx = (priv->rx_idx + 1) % PKTBUFSRX;
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500504
505 if (in_be32(&regs->ievent) & IEVENT_BSY) {
506 out_be32(&regs->ievent, IEVENT_BSY);
507 out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
508 }
509 if (fail) {
510 printf("loopback recv packet error!\n");
511 clrbits_be32(&regs->maccfg1, MACCFG1_RX_EN);
512 udelay(1000);
513 setbits_be32(&regs->maccfg1, MACCFG1_RX_EN);
514 }
515 } while ((count++ < 4) && (fail == 1));
516
517 if (fail)
518 panic("eTSEC init fail!\n");
519 /* Disable promiscuous mode */
Vladimir Oltean3556c4d2021-09-29 18:04:36 +0300520 clrbits_be32(&regs->rctrl, RCTRL_PROM);
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500521 /* Disable loopback mode */
522 clrbits_be32(&regs->maccfg1, MACCFG1_LOOPBACK);
523}
524#endif
525
Bin Meng79cd33a2016-01-11 22:41:18 -0800526/*
527 * Set up the buffers and their descriptors, and bring up the
Mingkai Hue0653bf2011-01-27 12:52:46 +0800528 * interface
Jon Loeligerb7ced082006-10-10 17:03:43 -0500529 */
Bin Menge86a6cd2016-01-11 22:41:22 -0800530static void startup_tsec(struct tsec_private *priv)
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100531{
Claudiu Manoilcd0c4122013-09-30 12:44:42 +0300532 struct tsec __iomem *regs = priv->regs;
Mario Sixc29fcc72018-01-15 11:08:21 +0100533 u16 status;
Claudiu Manoileec416b2013-10-04 19:13:53 +0300534 int i;
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100535
Andy Fleming422effd2011-04-08 02:10:54 -0500536 /* reset the indices to zero */
Bin Meng76f53992016-01-11 22:41:19 -0800537 priv->rx_idx = 0;
538 priv->tx_idx = 0;
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500539#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
540 uint svr;
541#endif
Andy Fleming422effd2011-04-08 02:10:54 -0500542
Mingkai Hue0653bf2011-01-27 12:52:46 +0800543 /* Point to the buffer descriptors */
Bin Meng1120c542016-01-11 22:41:20 -0800544 out_be32(&regs->tbase, (u32)&priv->txbd[0]);
545 out_be32(&regs->rbase, (u32)&priv->rxbd[0]);
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100546
Mingkai Hue0653bf2011-01-27 12:52:46 +0800547 /* Initialize the Rx Buffer descriptors */
548 for (i = 0; i < PKTBUFSRX; i++) {
Bin Meng1120c542016-01-11 22:41:20 -0800549 out_be16(&priv->rxbd[i].status, RXBD_EMPTY);
550 out_be16(&priv->rxbd[i].length, 0);
551 out_be32(&priv->rxbd[i].bufptr, (u32)net_rx_packets[i]);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800552 }
Bin Meng1120c542016-01-11 22:41:20 -0800553 status = in_be16(&priv->rxbd[PKTBUFSRX - 1].status);
554 out_be16(&priv->rxbd[PKTBUFSRX - 1].status, status | RXBD_WRAP);
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100555
Mingkai Hue0653bf2011-01-27 12:52:46 +0800556 /* Initialize the TX Buffer Descriptors */
557 for (i = 0; i < TX_BUF_CNT; i++) {
Bin Meng1120c542016-01-11 22:41:20 -0800558 out_be16(&priv->txbd[i].status, 0);
559 out_be16(&priv->txbd[i].length, 0);
560 out_be32(&priv->txbd[i].bufptr, 0);
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100561 }
Bin Meng1120c542016-01-11 22:41:20 -0800562 status = in_be16(&priv->txbd[TX_BUF_CNT - 1].status);
563 out_be16(&priv->txbd[TX_BUF_CNT - 1].status, status | TXBD_WRAP);
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100564
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500565#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
566 svr = get_svr();
567 if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0))
Bin Menge86a6cd2016-01-11 22:41:22 -0800568 redundant_init(priv);
chenhui zhaoc8caa8a2011-10-03 08:38:50 -0500569#endif
Mingkai Hue0653bf2011-01-27 12:52:46 +0800570 /* Enable Transmit and Receive */
571 setbits_be32(&regs->maccfg1, MACCFG1_RX_EN | MACCFG1_TX_EN);
572
573 /* Tell the DMA it is clear to go */
574 setbits_be32(&regs->dmactrl, DMACTRL_INIT_SETTINGS);
575 out_be32(&regs->tstat, TSTAT_CLEAR_THALT);
576 out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
577 clrbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100578}
579
Bin Meng79cd33a2016-01-11 22:41:18 -0800580/*
Bin Meng79cd33a2016-01-11 22:41:18 -0800581 * Initializes data structures and registers for the controller,
582 * and brings the interface up. Returns the link status, meaning
Mingkai Hue0653bf2011-01-27 12:52:46 +0800583 * that it returns success if the link is up, failure otherwise.
Bin Meng79cd33a2016-01-11 22:41:18 -0800584 * This allows U-Boot to find the first active controller.
Jon Loeligerb7ced082006-10-10 17:03:43 -0500585 */
Bin Meng1048f612016-01-11 22:41:24 -0800586#ifndef CONFIG_DM_ETH
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900587static int tsec_init(struct eth_device *dev, struct bd_info *bd)
Bin Meng1048f612016-01-11 22:41:24 -0800588#else
589static int tsec_init(struct udevice *dev)
590#endif
wdenka445ddf2004-06-09 00:34:46 +0000591{
Simon Glass95588622020-12-22 19:30:28 -0700592 struct tsec_private *priv;
593 struct tsec __iomem *regs;
Bin Meng1048f612016-01-11 22:41:24 -0800594#ifdef CONFIG_DM_ETH
Simon Glassfa20e932020-12-03 16:55:20 -0700595 struct eth_pdata *pdata = dev_get_plat(dev);
Vladimir Oltean9953c792019-07-19 00:29:57 +0300596#else
597 struct eth_device *pdata = dev;
Bin Meng1048f612016-01-11 22:41:24 -0800598#endif
Claudiu Manoildcb38fe2013-09-30 12:44:47 +0300599 u32 tempval;
Timur Tabi42387462012-07-09 08:52:43 +0000600 int ret;
wdenka445ddf2004-06-09 00:34:46 +0000601
Simon Glass95588622020-12-22 19:30:28 -0700602#ifndef CONFIG_DM_ETH
603 priv = (struct tsec_private *)dev->priv;
604#else
605 priv = dev_get_priv(dev);
606#endif
607 regs = priv->regs;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800608 /* Make sure the controller is stopped */
609 tsec_halt(dev);
wdenka445ddf2004-06-09 00:34:46 +0000610
Mingkai Hue0653bf2011-01-27 12:52:46 +0800611 /* Init MACCFG2. Defaults to GMII */
612 out_be32(&regs->maccfg2, MACCFG2_INIT_SETTINGS);
wdenka445ddf2004-06-09 00:34:46 +0000613
Mingkai Hue0653bf2011-01-27 12:52:46 +0800614 /* Init ECNTRL */
615 out_be32(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
wdenka445ddf2004-06-09 00:34:46 +0000616
Bin Meng79cd33a2016-01-11 22:41:18 -0800617 /*
618 * Copy the station address into the address registers.
Claudiu Manoildcb38fe2013-09-30 12:44:47 +0300619 * For a station address of 0x12345678ABCD in transmission
620 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
621 * MACnADDR2 is set to 0x34120000.
622 */
Bin Meng1048f612016-01-11 22:41:24 -0800623 tempval = (pdata->enetaddr[5] << 24) | (pdata->enetaddr[4] << 16) |
624 (pdata->enetaddr[3] << 8) | pdata->enetaddr[2];
wdenka445ddf2004-06-09 00:34:46 +0000625
Mingkai Hue0653bf2011-01-27 12:52:46 +0800626 out_be32(&regs->macstnaddr1, tempval);
wdenka445ddf2004-06-09 00:34:46 +0000627
Bin Meng1048f612016-01-11 22:41:24 -0800628 tempval = (pdata->enetaddr[1] << 24) | (pdata->enetaddr[0] << 16);
wdenka445ddf2004-06-09 00:34:46 +0000629
Mingkai Hue0653bf2011-01-27 12:52:46 +0800630 out_be32(&regs->macstnaddr2, tempval);
wdenka445ddf2004-06-09 00:34:46 +0000631
Mingkai Hue0653bf2011-01-27 12:52:46 +0800632 /* Clear out (for the most part) the other registers */
633 init_registers(regs);
634
635 /* Ready the device for tx/rx */
Bin Menge86a6cd2016-01-11 22:41:22 -0800636 startup_tsec(priv);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800637
Andy Fleming422effd2011-04-08 02:10:54 -0500638 /* Start up the PHY */
Timur Tabi42387462012-07-09 08:52:43 +0000639 ret = phy_startup(priv->phydev);
640 if (ret) {
641 printf("Could not initialize PHY %s\n",
642 priv->phydev->dev->name);
643 return ret;
644 }
Andy Fleming422effd2011-04-08 02:10:54 -0500645
646 adjust_link(priv, priv->phydev);
647
Mingkai Hue0653bf2011-01-27 12:52:46 +0800648 /* If there's no link, fail */
Andy Fleming422effd2011-04-08 02:10:54 -0500649 return priv->phydev->link ? 0 : -1;
650}
651
Ramon Fried8ca1e6b2021-09-28 18:49:02 +0300652static phy_interface_t __maybe_unused tsec_get_interface(struct tsec_private *priv)
Andy Fleming422effd2011-04-08 02:10:54 -0500653{
Claudiu Manoilcd0c4122013-09-30 12:44:42 +0300654 struct tsec __iomem *regs = priv->regs;
Andy Fleming422effd2011-04-08 02:10:54 -0500655 u32 ecntrl;
656
657 ecntrl = in_be32(&regs->ecntrl);
658
659 if (ecntrl & ECNTRL_SGMII_MODE)
660 return PHY_INTERFACE_MODE_SGMII;
661
662 if (ecntrl & ECNTRL_TBI_MODE) {
663 if (ecntrl & ECNTRL_REDUCED_MODE)
664 return PHY_INTERFACE_MODE_RTBI;
665 else
666 return PHY_INTERFACE_MODE_TBI;
667 }
668
669 if (ecntrl & ECNTRL_REDUCED_MODE) {
Mario Sixc29fcc72018-01-15 11:08:21 +0100670 phy_interface_t interface;
671
Andy Fleming422effd2011-04-08 02:10:54 -0500672 if (ecntrl & ECNTRL_REDUCED_MII_MODE)
673 return PHY_INTERFACE_MODE_RMII;
Andy Fleming422effd2011-04-08 02:10:54 -0500674
Mario Sixc29fcc72018-01-15 11:08:21 +0100675 interface = priv->interface;
Andy Fleming422effd2011-04-08 02:10:54 -0500676
Mario Sixc29fcc72018-01-15 11:08:21 +0100677 /*
678 * This isn't autodetected, so it must
679 * be set by the platform code.
680 */
681 if (interface == PHY_INTERFACE_MODE_RGMII_ID ||
682 interface == PHY_INTERFACE_MODE_RGMII_TXID ||
683 interface == PHY_INTERFACE_MODE_RGMII_RXID)
684 return interface;
685
686 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming422effd2011-04-08 02:10:54 -0500687 }
688
689 if (priv->flags & TSEC_GIGABIT)
690 return PHY_INTERFACE_MODE_GMII;
691
692 return PHY_INTERFACE_MODE_MII;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800693}
694
Bin Meng79cd33a2016-01-11 22:41:18 -0800695/*
696 * Discover which PHY is attached to the device, and configure it
Mingkai Hue0653bf2011-01-27 12:52:46 +0800697 * properly. If the PHY is not recognized, then return 0
698 * (failure). Otherwise, return 1
wdenk78924a72004-04-18 21:45:42 +0000699 */
Bin Menge86a6cd2016-01-11 22:41:22 -0800700static int init_phy(struct tsec_private *priv)
wdenk78924a72004-04-18 21:45:42 +0000701{
Andy Fleming422effd2011-04-08 02:10:54 -0500702 struct phy_device *phydev;
Claudiu Manoilcd0c4122013-09-30 12:44:42 +0300703 struct tsec __iomem *regs = priv->regs;
Andy Fleming422effd2011-04-08 02:10:54 -0500704 u32 supported = (SUPPORTED_10baseT_Half |
705 SUPPORTED_10baseT_Full |
706 SUPPORTED_100baseT_Half |
707 SUPPORTED_100baseT_Full);
708
709 if (priv->flags & TSEC_GIGABIT)
710 supported |= SUPPORTED_1000baseT_Full;
wdenk78924a72004-04-18 21:45:42 +0000711
Mingkai Hue0653bf2011-01-27 12:52:46 +0800712 /* Assign a Physical address to the TBI */
Bin Meng74314f12016-01-11 22:41:25 -0800713 out_be32(&regs->tbipa, priv->tbiaddr);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800714
Andy Fleming422effd2011-04-08 02:10:54 -0500715 if (priv->interface == PHY_INTERFACE_MODE_SGMII)
716 tsec_configure_serdes(priv);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800717
Hou Zhiqiangd35de972020-07-16 18:09:12 +0800718#if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_MDIO)
Vladimir Oltean26980e92021-03-14 20:14:56 +0800719 phydev = dm_eth_phy_connect(priv->dev);
Hou Zhiqiangd35de972020-07-16 18:09:12 +0800720#else
Bin Menge86a6cd2016-01-11 22:41:22 -0800721 phydev = phy_connect(priv->bus, priv->phyaddr, priv->dev,
722 priv->interface);
Hou Zhiqiangd35de972020-07-16 18:09:12 +0800723#endif
Claudiu Manoilfe56fec2013-12-10 15:21:04 +0200724 if (!phydev)
725 return 0;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800726
Andy Fleming422effd2011-04-08 02:10:54 -0500727 phydev->supported &= supported;
728 phydev->advertising = phydev->supported;
wdenka445ddf2004-06-09 00:34:46 +0000729
Andy Fleming422effd2011-04-08 02:10:54 -0500730 priv->phydev = phydev;
wdenk78924a72004-04-18 21:45:42 +0000731
Andy Fleming422effd2011-04-08 02:10:54 -0500732 phy_config(phydev);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800733
734 return 1;
wdenk78924a72004-04-18 21:45:42 +0000735}
736
Bin Meng1048f612016-01-11 22:41:24 -0800737#ifndef CONFIG_DM_ETH
Bin Meng79cd33a2016-01-11 22:41:18 -0800738/*
739 * Initialize device structure. Returns success if PHY
Mingkai Hue0653bf2011-01-27 12:52:46 +0800740 * initialization succeeded (i.e. if it recognizes the PHY)
wdenk78924a72004-04-18 21:45:42 +0000741 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900742static int tsec_initialize(struct bd_info *bis,
743 struct tsec_info_struct *tsec_info)
wdenk78924a72004-04-18 21:45:42 +0000744{
Vladimir Olteana11c89d2019-07-19 00:29:55 +0300745 struct tsec_private *priv;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800746 struct eth_device *dev;
747 int i;
wdenka445ddf2004-06-09 00:34:46 +0000748
Mario Sixc29fcc72018-01-15 11:08:21 +0100749 dev = (struct eth_device *)malloc(sizeof(*dev));
wdenk78924a72004-04-18 21:45:42 +0000750
Mario Sixc29fcc72018-01-15 11:08:21 +0100751 if (!dev)
Mingkai Hue0653bf2011-01-27 12:52:46 +0800752 return 0;
wdenk78924a72004-04-18 21:45:42 +0000753
Mario Sixc29fcc72018-01-15 11:08:21 +0100754 memset(dev, 0, sizeof(*dev));
wdenka445ddf2004-06-09 00:34:46 +0000755
Mingkai Hue0653bf2011-01-27 12:52:46 +0800756 priv = (struct tsec_private *)malloc(sizeof(*priv));
757
Mario Six878b1d22018-01-15 11:08:22 +0100758 if (!priv) {
759 free(dev);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800760 return 0;
Mario Six878b1d22018-01-15 11:08:22 +0100761 }
Mingkai Hue0653bf2011-01-27 12:52:46 +0800762
Mingkai Hue0653bf2011-01-27 12:52:46 +0800763 priv->regs = tsec_info->regs;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800764 priv->phyregs_sgmii = tsec_info->miiregs_sgmii;
765
766 priv->phyaddr = tsec_info->phyaddr;
Bin Meng74314f12016-01-11 22:41:25 -0800767 priv->tbiaddr = CONFIG_SYS_TBIPA_VALUE;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800768 priv->flags = tsec_info->flags;
wdenka445ddf2004-06-09 00:34:46 +0000769
Ben Whitten34fd6c92015-12-30 13:05:58 +0000770 strcpy(dev->name, tsec_info->devname);
Andy Fleming422effd2011-04-08 02:10:54 -0500771 priv->interface = tsec_info->interface;
772 priv->bus = miiphy_get_dev_by_name(tsec_info->mii_devname);
Bin Menge86a6cd2016-01-11 22:41:22 -0800773 priv->dev = dev;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800774 dev->iobase = 0;
775 dev->priv = priv;
776 dev->init = tsec_init;
777 dev->halt = tsec_halt;
778 dev->send = tsec_send;
779 dev->recv = tsec_recv;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800780 dev->mcast = tsec_mcast_addr;
David Updegraff7280da72007-06-11 10:41:07 -0500781
Bin Meng79cd33a2016-01-11 22:41:18 -0800782 /* Tell U-Boot to get the addr from the env */
Mingkai Hue0653bf2011-01-27 12:52:46 +0800783 for (i = 0; i < 6; i++)
784 dev->enetaddr[i] = 0;
David Updegraff7280da72007-06-11 10:41:07 -0500785
Mingkai Hue0653bf2011-01-27 12:52:46 +0800786 eth_register(dev);
David Updegraff7280da72007-06-11 10:41:07 -0500787
Mingkai Hue0653bf2011-01-27 12:52:46 +0800788 /* Reset the MAC */
789 setbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
790 udelay(2); /* Soft Reset must be asserted for 3 TX clocks */
791 clrbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
David Updegraff7280da72007-06-11 10:41:07 -0500792
Mingkai Hue0653bf2011-01-27 12:52:46 +0800793 /* Try to initialize PHY here, and return */
Bin Menge86a6cd2016-01-11 22:41:22 -0800794 return init_phy(priv);
Mingkai Hue0653bf2011-01-27 12:52:46 +0800795}
David Updegraff7280da72007-06-11 10:41:07 -0500796
Mingkai Hue0653bf2011-01-27 12:52:46 +0800797/*
798 * Initialize all the TSEC devices
799 *
800 * Returns the number of TSEC devices that were initialized
801 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900802int tsec_eth_init(struct bd_info *bis, struct tsec_info_struct *tsecs,
803 int num)
Mingkai Hue0653bf2011-01-27 12:52:46 +0800804{
805 int i;
Mario Sixc29fcc72018-01-15 11:08:21 +0100806 int count = 0;
Mingkai Hue0653bf2011-01-27 12:52:46 +0800807
808 for (i = 0; i < num; i++) {
Mario Sixc29fcc72018-01-15 11:08:21 +0100809 int ret = tsec_initialize(bis, &tsecs[i]);
810
Mingkai Hue0653bf2011-01-27 12:52:46 +0800811 if (ret > 0)
812 count += ret;
David Updegraff7280da72007-06-11 10:41:07 -0500813 }
Mingkai Hue0653bf2011-01-27 12:52:46 +0800814
815 return count;
David Updegraff7280da72007-06-11 10:41:07 -0500816}
Mingkai Hue0653bf2011-01-27 12:52:46 +0800817
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900818int tsec_standard_init(struct bd_info *bis)
Mingkai Hue0653bf2011-01-27 12:52:46 +0800819{
Andy Fleming422effd2011-04-08 02:10:54 -0500820 struct fsl_pq_mdio_info info;
821
Claudiu Manoilcd0c4122013-09-30 12:44:42 +0300822 info.regs = TSEC_GET_MDIO_REGS_BASE(1);
Andy Fleming422effd2011-04-08 02:10:54 -0500823 info.name = DEFAULT_MII_NAME;
824
825 fsl_pq_mdio_init(bis, &info);
826
Mingkai Hue0653bf2011-01-27 12:52:46 +0800827 return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
828}
Bin Meng1048f612016-01-11 22:41:24 -0800829#else /* CONFIG_DM_ETH */
830int tsec_probe(struct udevice *dev)
831{
Simon Glassfa20e932020-12-03 16:55:20 -0700832 struct eth_pdata *pdata = dev_get_plat(dev);
Vladimir Olteana11c89d2019-07-19 00:29:55 +0300833 struct tsec_private *priv = dev_get_priv(dev);
Mario Six00ba0552018-01-15 11:08:23 +0100834 struct ofnode_phandle_args phandle_args;
Vladimir Olteand6392202019-07-19 00:29:53 +0300835 u32 tbiaddr = CONFIG_SYS_TBIPA_VALUE;
Hou Zhiqiang5966b6d2020-07-16 18:09:14 +0800836 struct tsec_data *data;
Bin Meng1048f612016-01-11 22:41:24 -0800837 const char *phy_mode;
Bin Mengdbc4c2e2021-03-14 20:15:01 +0800838 ofnode parent, child;
Vladimir Oltean3095e342019-07-19 00:29:54 +0300839 fdt_addr_t reg;
Aleksandar Gerasimovski1d3c81b2021-06-04 13:40:58 +0000840 u32 max_speed;
Bin Meng1048f612016-01-11 22:41:24 -0800841 int ret;
842
Hou Zhiqiang5966b6d2020-07-16 18:09:14 +0800843 data = (struct tsec_data *)dev_get_driver_data(dev);
844
Mario Six00ba0552018-01-15 11:08:23 +0100845 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Bin Mengdbc4c2e2021-03-14 20:15:01 +0800846 if (pdata->iobase == FDT_ADDR_T_NONE) {
847 ofnode_for_each_subnode(child, dev_ofnode(dev)) {
848 if (strncmp(ofnode_get_name(child), "queue-group",
849 strlen("queue-group")))
850 continue;
851
852 reg = ofnode_get_addr(child);
853 if (reg == FDT_ADDR_T_NONE) {
854 printf("No 'reg' property of <queue-group>\n");
855 return -ENOENT;
856 }
857 pdata->iobase = reg;
858
859 /*
860 * if there are multiple queue groups,
861 * only the first one is used.
862 */
863 break;
864 }
865
866 if (!ofnode_valid(child)) {
867 printf("No child node for <queue-group>?\n");
868 return -ENOENT;
869 }
870 }
871
Bin Meng8699b2e2021-03-14 20:14:59 +0800872 priv->regs = map_physmem(pdata->iobase, 0, MAP_NOCACHE);
Bin Meng1048f612016-01-11 22:41:24 -0800873
Vladimir Olteand6392202019-07-19 00:29:53 +0300874 ret = dev_read_phandle_with_args(dev, "tbi-handle", NULL, 0, 0,
875 &phandle_args);
Hou Zhiqiang53907d52020-05-03 22:48:43 +0800876 if (ret == 0) {
Vladimir Olteand6392202019-07-19 00:29:53 +0300877 ofnode_read_u32(phandle_args.node, "reg", &tbiaddr);
878
Hou Zhiqiang53907d52020-05-03 22:48:43 +0800879 parent = ofnode_get_parent(phandle_args.node);
880 if (!ofnode_valid(parent)) {
881 printf("No parent node for TBI PHY?\n");
882 return -ENOENT;
883 }
884
885 reg = ofnode_get_addr_index(parent, 0);
886 if (reg == FDT_ADDR_T_NONE) {
887 printf("No 'reg' property of MII for TBI PHY\n");
888 return -ENOENT;
889 }
890
Hou Zhiqiang5966b6d2020-07-16 18:09:14 +0800891 priv->phyregs_sgmii = map_physmem(reg + data->mdio_regs_off,
Hou Zhiqiang53907d52020-05-03 22:48:43 +0800892 0, MAP_NOCACHE);
893 }
894
Vladimir Olteand6392202019-07-19 00:29:53 +0300895 priv->tbiaddr = tbiaddr;
Bin Meng74314f12016-01-11 22:41:25 -0800896
Mario Six00ba0552018-01-15 11:08:23 +0100897 phy_mode = dev_read_prop(dev, "phy-connection-type", NULL);
Vladimir Olteandff95bf2021-09-18 15:46:55 +0300898 if (!phy_mode)
899 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Bin Meng1048f612016-01-11 22:41:24 -0800900 if (phy_mode)
901 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
Vladimir Oltean0e577572021-09-18 15:46:54 +0300902 if (pdata->phy_interface == -1)
903 pdata->phy_interface = tsec_get_interface(priv);
904
Bin Meng1048f612016-01-11 22:41:24 -0800905 priv->interface = pdata->phy_interface;
906
Aleksandar Gerasimovski1d3c81b2021-06-04 13:40:58 +0000907 /* Check for speed limit, default is 1000Mbps */
908 max_speed = dev_read_u32_default(dev, "max-speed", 1000);
909
Bin Meng1048f612016-01-11 22:41:24 -0800910 /* Initialize flags */
Aleksandar Gerasimovski1d3c81b2021-06-04 13:40:58 +0000911 if (max_speed == 1000)
912 priv->flags = TSEC_GIGABIT;
Bin Meng1048f612016-01-11 22:41:24 -0800913 if (priv->interface == PHY_INTERFACE_MODE_SGMII)
914 priv->flags |= TSEC_SGMII;
915
Bin Meng1048f612016-01-11 22:41:24 -0800916 /* Reset the MAC */
917 setbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
918 udelay(2); /* Soft Reset must be asserted for 3 TX clocks */
919 clrbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
920
921 priv->dev = dev;
922 priv->bus = miiphy_get_dev_by_name(dev->name);
923
924 /* Try to initialize PHY here, and return */
925 return !init_phy(priv);
926}
927
928int tsec_remove(struct udevice *dev)
929{
Simon Glass95588622020-12-22 19:30:28 -0700930 struct tsec_private *priv = dev_get_priv(dev);
Bin Meng1048f612016-01-11 22:41:24 -0800931
932 free(priv->phydev);
933 mdio_unregister(priv->bus);
934 mdio_free(priv->bus);
935
936 return 0;
937}
938
939static const struct eth_ops tsec_ops = {
940 .start = tsec_init,
941 .send = tsec_send,
942 .recv = tsec_recv,
943 .free_pkt = tsec_free_pkt,
944 .stop = tsec_halt,
Bin Meng1048f612016-01-11 22:41:24 -0800945 .mcast = tsec_mcast_addr,
Vladimir Oltean3556c4d2021-09-29 18:04:36 +0300946 .set_promisc = tsec_set_promisc,
Bin Meng1048f612016-01-11 22:41:24 -0800947};
948
Hou Zhiqiang5966b6d2020-07-16 18:09:14 +0800949static struct tsec_data etsec2_data = {
950 .mdio_regs_off = TSEC_MDIO_REGS_OFFSET,
951};
952
953static struct tsec_data gianfar_data = {
954 .mdio_regs_off = 0x0,
955};
956
Bin Meng1048f612016-01-11 22:41:24 -0800957static const struct udevice_id tsec_ids[] = {
Hou Zhiqiang5966b6d2020-07-16 18:09:14 +0800958 { .compatible = "fsl,etsec2", .data = (ulong)&etsec2_data },
959 { .compatible = "gianfar", .data = (ulong)&gianfar_data },
Bin Meng1048f612016-01-11 22:41:24 -0800960 { }
961};
962
963U_BOOT_DRIVER(eth_tsec) = {
964 .name = "tsec",
965 .id = UCLASS_ETH,
966 .of_match = tsec_ids,
967 .probe = tsec_probe,
968 .remove = tsec_remove,
969 .ops = &tsec_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700970 .priv_auto = sizeof(struct tsec_private),
Simon Glass71fa5b42020-12-03 16:55:18 -0700971 .plat_auto = sizeof(struct eth_pdata),
Bin Meng1048f612016-01-11 22:41:24 -0800972 .flags = DM_FLAG_ALLOC_PRIV_DMA,
973};
974#endif /* CONFIG_DM_ETH */