blob: d343a6ec0a32907ac85c608a1515c2c44f7a9635 [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Pavel Machek5e2d70a2014-09-08 14:08:45 +020018#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
19
20#define CONFIG_TIMESTAMP /* Print image info with timestamp */
21
Marek Vasut621ea082016-02-11 13:59:46 +010022/* add target to build it automatically upon "make" */
23#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
24
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025/*
26 * Memory configurations
27 */
28#define CONFIG_NR_DRAM_BANKS 1
29#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010030#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020031#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
32#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080033#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020034#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020035#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080036#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
37#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
38#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
39#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020040#define CONFIG_SYS_INIT_SP_OFFSET \
41 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
42#define CONFIG_SYS_INIT_SP_ADDR \
43 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020044
45#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
46#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
47#define CONFIG_SYS_TEXT_BASE 0x08000040
48#else
49#define CONFIG_SYS_TEXT_BASE 0x01000040
50#endif
51
52/*
53 * U-Boot general configurations
54 */
55#define CONFIG_SYS_LONGHELP
56#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020057 /* Print buffer size */
58#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
59#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
60 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020061#define CONFIG_AUTO_COMPLETE /* Command auto complete */
62#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020063
Marek Vasut4a065842015-12-05 20:08:21 +010064#ifndef CONFIG_SYS_HOSTNAME
65#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
66#endif
67
Pavel Machek5e2d70a2014-09-08 14:08:45 +020068/*
69 * Cache
70 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020071#define CONFIG_SYS_L2_PL310
72#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
73
74/*
Marek Vasutccc5c242014-09-27 01:18:29 +020075 * EPCS/EPCQx1 Serial Flash Controller
76 */
77#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020078#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020079/*
80 * The base address is configurable in QSys, each board must specify the
81 * base address based on it's particular FPGA configuration. Please note
82 * that the address here is incremented by 0x400 from the Base address
83 * selected in QSys, since the SPI registers are at offset +0x400.
84 * #define CONFIG_SYS_SPI_BASE 0xff240400
85 */
86#endif
87
88/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020089 * Ethernet on SoC (EMAC)
90 */
91#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020092#define CONFIG_DW_ALTDESCRIPTOR
93#define CONFIG_MII
Pavel Machek5e2d70a2014-09-08 14:08:45 +020094#endif
95
96/*
97 * FPGA Driver
98 */
99#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200100#define CONFIG_FPGA_COUNT 1
101#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +0800102
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200103/*
104 * L4 OSC1 Timer 0
105 */
106/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
107#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
108#define CONFIG_SYS_TIMER_COUNTS_DOWN
109#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
110#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
111#define CONFIG_SYS_TIMER_RATE 2400000
112#else
113#define CONFIG_SYS_TIMER_RATE 25000000
114#endif
115
116/*
117 * L4 Watchdog
118 */
119#ifdef CONFIG_HW_WATCHDOG
120#define CONFIG_DESIGNWARE_WATCHDOG
121#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
122#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300123#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200124#endif
125
126/*
127 * MMC Driver
128 */
129#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200130#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200131/* FIXME */
132/* using smaller max blk cnt to avoid flooding the limited stack we have */
133#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
134#endif
135
Stefan Roese9a468c02014-11-07 12:37:52 +0100136/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100137 * NAND Support
138 */
139#ifdef CONFIG_NAND_DENALI
140#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100141#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100142#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
143#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100144#endif
145
146/*
Stefan Roese623a5412014-10-30 09:33:13 +0100147 * I2C support
148 */
149#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100150#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
151#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
152#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
153#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
154/* Using standard mode which the speed up to 100Kb/s */
155#define CONFIG_SYS_I2C_SPEED 100000
156#define CONFIG_SYS_I2C_SPEED1 100000
157#define CONFIG_SYS_I2C_SPEED2 100000
158#define CONFIG_SYS_I2C_SPEED3 100000
159/* Address of device when used as slave */
160#define CONFIG_SYS_I2C_SLAVE 0x02
161#define CONFIG_SYS_I2C_SLAVE1 0x02
162#define CONFIG_SYS_I2C_SLAVE2 0x02
163#define CONFIG_SYS_I2C_SLAVE3 0x02
164#ifndef __ASSEMBLY__
165/* Clock supplied to I2C controller in unit of MHz */
166unsigned int cm_get_l4_sp_clk_hz(void);
167#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
168#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200169
170/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100171 * QSPI support
172 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100173/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200174#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100175#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200176#define CONFIG_MTD_DEVICE
177#define CONFIG_MTD_PARTITIONS
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200178#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100179/* QSPI reference clock */
180#ifndef __ASSEMBLY__
181unsigned int cm_get_qspi_controller_clk_hz(void);
182#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
183#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100184
Marek Vasutcabc3b42015-08-19 23:23:53 +0200185/*
186 * Designware SPI support
187 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100188
Stefan Roese9a468c02014-11-07 12:37:52 +0100189/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200190 * Serial Driver
191 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200192#define CONFIG_SYS_NS16550_SERIAL
193#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200194#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
195#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800196#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
197#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200198#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800199#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
200#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
201#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200202#endif
203#define CONFIG_CONS_INDEX 1
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200204
205/*
Marek Vasut9f193122014-10-24 23:34:25 +0200206 * USB
207 */
Marek Vasut9f193122014-10-24 23:34:25 +0200208
209/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100210 * USB Gadget (DFU, UMS)
211 */
212#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200213#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100214
Marek Vasut4bd64e82016-10-29 21:15:56 +0200215#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100216#define DFU_DEFAULT_POLL_TIMEOUT 300
217
218/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300219#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
220#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100221#endif
222
223/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200224 * U-Boot environment
225 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100226#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700227#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100228#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200229
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800230/* Environment for SDMMC boot */
231#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700232#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
233#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800234#endif
235
Chin Liang See713e5b12016-02-24 16:50:22 +0800236/* Environment for QSPI boot */
237#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
238#define CONFIG_ENV_OFFSET 0x00100000
239#define CONFIG_ENV_SECT_SIZE (64 * 1024)
240#endif
241
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200242/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800243 * mtd partitioning for serial NOR flash
244 *
245 * device nor0 <ff705000.spi.0>, # parts = 6
246 * #: name size offset mask_flags
247 * 0: u-boot 0x00100000 0x00000000 0
248 * 1: env1 0x00040000 0x00100000 0
249 * 2: env2 0x00040000 0x00140000 0
250 * 3: UBI 0x03e80000 0x00180000 0
251 * 4: boot 0x00e80000 0x00180000 0
252 * 5: rootfs 0x01000000 0x01000000 0
253 *
254 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800255
256/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200257 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200258 *
259 * SRAM Memory layout:
260 *
261 * 0xFFFF_0000 ...... Start of SRAM
262 * 0xFFFF_xxxx ...... Top of stack (grows down)
263 * 0xFFFF_yyyy ...... Malloc area
264 * 0xFFFF_zzzz ...... Global Data
265 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200266 */
267#define CONFIG_SPL_FRAMEWORK
Marek Vasutea0123c2014-10-16 12:25:40 +0200268#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800269#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200270
Marek Vasut1029caf2015-07-10 00:04:23 +0200271/* SPL SDMMC boot support */
272#ifdef CONFIG_SPL_MMC_SUPPORT
273#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200274#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700275#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
276#endif
277#else
278#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
279#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200280#endif
281#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200282
Marek Vasutcadf2f92015-07-21 07:50:03 +0200283/* SPL QSPI boot support */
284#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200285#define CONFIG_SPL_SPI_LOAD
286#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
287#endif
288
Marek Vasut7e442d92015-12-20 04:00:46 +0100289/* SPL NAND boot support */
290#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100291#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
292#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
293#endif
294
Dinh Nguyen757774a2015-03-30 17:01:12 -0500295/*
296 * Stack setup
297 */
298#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
299
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700300/* Extra Environment */
301#ifndef CONFIG_SPL_BUILD
302#include <config_distro_defaults.h>
303
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100304#ifdef CONFIG_CMD_DHCP
305#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
306#else
307#define BOOT_TARGET_DEVICES_DHCP(func)
308#endif
309
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700310#ifdef CONFIG_CMD_PXE
311#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
312#else
313#define BOOT_TARGET_DEVICES_PXE(func)
314#endif
315
316#ifdef CONFIG_CMD_MMC
317#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
318#else
319#define BOOT_TARGET_DEVICES_MMC(func)
320#endif
321
322#define BOOT_TARGET_DEVICES(func) \
323 BOOT_TARGET_DEVICES_MMC(func) \
324 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100325 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700326
327#include <config_distro_bootcmd.h>
328
329#ifndef CONFIG_EXTRA_ENV_SETTINGS
330#define CONFIG_EXTRA_ENV_SETTINGS \
331 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
332 "bootm_size=0xa000000\0" \
333 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
334 "fdt_addr_r=0x02000000\0" \
335 "scriptaddr=0x02100000\0" \
336 "pxefile_addr_r=0x02200000\0" \
337 "ramdisk_addr_r=0x02300000\0" \
338 BOOTENV
339
340#endif
341#endif
342
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600343#endif /* __CONFIG_SOCFPGA_COMMON_H__ */