blob: c90cbe1ede896fbb5359ed947b801123b950d0cd [file] [log] [blame]
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090012#define CONFIG_CPU_SH7785 1
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090013
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090014#define CONFIG_EXTRA_ENV_SETTINGS \
15 "bootdevice=0:1\0" \
16 "usbload=usb reset;usbboot;usb stop;bootm\0"
17
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020018#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090019#undef CONFIG_SHOW_BOOT_PROGRESS
20
21/* MEMORY */
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +090022#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu2efe42b2011-01-17 21:02:16 +090023#define CONFIG_SYS_TEXT_BASE 0x8FF80000
Nobuhiro Iwamatsuf0eb8152010-10-05 16:58:05 +090024/* 0x40000000 - 0x47FFFFFF does not use */
25#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
26#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
27#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +090028#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
29#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
30#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
31#define SH7785LCR_USB_BASE (0xa6000000)
32#else
Nobuhiro Iwamatsu2efe42b2011-01-17 21:02:16 +090033#define CONFIG_SYS_TEXT_BASE 0x0FF80000
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090034#define SH7785LCR_SDRAM_BASE (0x08000000)
35#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
36#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
37#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
38#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +090039#endif
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090040
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_PBSIZE 256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090044
45/* SCIF */
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090046#define CONFIG_CONS_SCIF1 1
47#define CONFIG_SCIF_EXT_CLOCK 1
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090048
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
50#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090051 (SH7785LCR_SDRAM_SIZE) - \
52 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#undef CONFIG_SYS_ALT_MEMTEST
54#undef CONFIG_SYS_MEMTEST_SCRATCH
55#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
58#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
59#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090060
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
62#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
63#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090065
66/* FLASH */
Nobuhiro Iwamatsu85603f42008-08-28 14:53:31 +090067#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_FLASH_CFI
69#undef CONFIG_SYS_FLASH_QUIET_TEST
70#define CONFIG_SYS_FLASH_EMPTY_INFO
71#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
72#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090073
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_MAX_FLASH_BANKS 1
75#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090076 (0 * SH7785LCR_FLASH_BANK_SIZE) }
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
79#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
80#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
81#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#undef CONFIG_SYS_FLASH_PROTECTION
84#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090085
86/* R8A66597 */
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090087#define CONFIG_USB_R8A66597_HCD
88#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
89#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
90#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
91#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
92
93/* PCI Controller */
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090094#define CONFIG_SH4_PCI
95#define CONFIG_SH7780_PCI
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +090096#if defined(CONFIG_SH_32BIT)
97#define CONFIG_SH7780_PCI_LSR 0x1ff00001
98#define CONFIG_SH7780_PCI_LAR 0x5f000000
99#define CONFIG_SH7780_PCI_BAR 0x5f000000
100#else
Yoshihiro Shimoda30e055b2009-02-25 14:26:42 +0900101#define CONFIG_SH7780_PCI_LSR 0x07f00001
102#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
103#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +0900104#endif
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900105#define CONFIG_PCI_SCAN_SHOW 1
106
107#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
108#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
109#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
110
111#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
112#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
113#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
114
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +0900115#if defined(CONFIG_SH_32BIT)
116#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
117#else
Yoshihiro Shimodaf9fc4402009-02-25 14:26:55 +0900118#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +0900119#endif
120#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaf9fc4402009-02-25 14:26:55 +0900121#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
122
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900123/* ENV setting */
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900124#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200125#define CONFIG_ENV_SECT_SIZE (256 * 1024)
126#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
128#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200129#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900130
131/* Board Clock */
132/* The SCIF used external clock. system clock only used timer. */
133#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +0900134#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
135#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD32e6acc2009-06-04 12:06:48 +0200136#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900137
138#endif /* __SH7785LCR_H */