blob: 96ac29d9ab03fd7ea345fb66aaa8f5e9849bcf06 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09002/*
3 * board/renesas/gose/gose.c
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09006 */
7
8#include <common.h>
9#include <malloc.h>
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +090010#include <dm.h>
11#include <dm/platform_data/serial_sh.h>
Alex Kiernan9c215492018-04-01 09:22:38 +000012#include <environment.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090013#include <asm/processor.h>
14#include <asm/mach-types.h>
15#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090016#include <linux/errno.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090017#include <asm/arch/sys_proto.h>
18#include <asm/gpio.h>
19#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090020#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090021#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090022#include <netdev.h>
23#include <miiphy.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090024#include <i2c.h>
25#include "qos.h"
26
27DECLARE_GLOBAL_DATA_PTR;
28
29#define CLK2MHZ(clk) (clk / 1000 / 1000)
30void s_init(void)
31{
32 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
33 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
34 u32 stc;
35
36 /* Watchdog init */
37 writel(0xA5A5A500, &rwdt->rwtcsra);
38 writel(0xA5A5A500, &swdt->swtcsra);
39
40 /* CPU frequency setting. Set to 1.5GHz */
41 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
42 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
43
44 /* QoS */
45 qos_init();
46}
47
Marek Vasut2d6dabc2018-04-23 20:24:10 +020048#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090049
50#define SD1CKCR 0xE6150078
51#define SD2CKCR 0xE615026C
52#define SD_97500KHZ 0x7
53
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090054int board_early_init_f(void)
55{
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090056 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
57
Marek Vasut2d6dabc2018-04-23 20:24:10 +020058 /*
59 * SD0 clock is set to 97.5MHz by default.
60 * Set SD1 and SD2 to the 97.5MHz as well.
61 */
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090062 writel(SD_97500KHZ, SD1CKCR);
63 writel(SD_97500KHZ, SD2CKCR);
64
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090065 return 0;
66}
67
Marek Vasut2d6dabc2018-04-23 20:24:10 +020068#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090069
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090070int board_init(void)
71{
72 /* adress of boot parameters */
Nobuhiro Iwamatsu66fc4582014-11-10 13:58:50 +090073 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090074
Marek Vasut2d6dabc2018-04-23 20:24:10 +020075 /* Force ethernet PHY out of reset */
76 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
77 gpio_direction_output(ETHERNET_PHY_RESET, 0);
78 mdelay(10);
79 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090080
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090081 return 0;
82}
83
Marek Vasut2d6dabc2018-04-23 20:24:10 +020084int dram_init(void)
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090085{
Marek Vasut2d6dabc2018-04-23 20:24:10 +020086 if (fdtdec_setup_memory_size() != 0)
87 return -EINVAL;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090088
Marek Vasut2d6dabc2018-04-23 20:24:10 +020089 return 0;
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090090}
91
Marek Vasut2d6dabc2018-04-23 20:24:10 +020092int dram_init_banksize(void)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090093{
Marek Vasut2d6dabc2018-04-23 20:24:10 +020094 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090095
Marek Vasut2d6dabc2018-04-23 20:24:10 +020096 return 0;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090097}
98
Marek Vasut2d6dabc2018-04-23 20:24:10 +020099/* KSZ8041RNLI */
100#define PHY_CONTROL1 0x1E
101#define PHY_LED_MODE 0xC0000
102#define PHY_LED_MODE_ACK 0x4000
103int board_phy_config(struct phy_device *phydev)
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900104{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200105 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
106 ret &= ~PHY_LED_MODE;
107 ret |= PHY_LED_MODE_ACK;
108 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900109
110 return 0;
111}
112
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900113void reset_cpu(ulong addr)
114{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200115 struct udevice *dev;
116 const u8 pmic_bus = 6;
117 const u8 pmic_addr = 0x58;
118 u8 data;
119 int ret;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900120
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200121 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
122 if (ret)
123 hang();
124
125 ret = dm_i2c_read(dev, 0x13, &data, 1);
126 if (ret)
127 hang();
128
129 data |= BIT(1);
130
131 ret = dm_i2c_write(dev, 0x13, &data, 1);
132 if (ret)
133 hang();
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900134}
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900135
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200136enum env_location env_get_location(enum env_operation op, int prio)
137{
138 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900139
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200140 /* Block environment access if loaded using JTAG */
141 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
142 (op != ENVOP_INIT))
143 return ENVL_UNKNOWN;
144
145 if (prio)
146 return ENVL_UNKNOWN;
147
148 return ENVL_SPI_FLASH;
149}