blob: b36d6d93a57a865e36fbb301a859c59c03d93eff [file] [log] [blame]
Wolfgang Denkd86ec382006-03-13 12:37:35 +01001/*
2 * (C) Copyright 2003
3 * Texas Instruments <www.ti.com>
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * (C) Copyright 2002
10 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
11 * Alex Zuepke <azu@sysgo.de>
12 *
13 * (C) Copyright 2002-2004
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +020014 * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de>
Wolfgang Denkd86ec382006-03-13 12:37:35 +010015 *
16 * (C) Copyright 2004
17 * Philippe Robin, ARM Ltd. <philippe.robin@arm.com>
18 *
19 * See file CREDITS for list of people who contributed to this
20 * project.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License as
24 * published by the Free Software Foundation; either version 2 of
25 * the License, or (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
29 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
30 * GNU General Public License for more details.
31 *
32 * You should have received a copy of the GNU General Public License
33 * along with this program; if not, write to the Free Software
34 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 * MA 02111-1307 USA
36 */
37
38#include <common.h>
Wolfgang Denkd86ec382006-03-13 12:37:35 +010039
40#define TIMER_LOAD_VAL 0xffffffff
41
42/* macro to read the 32 bit timer */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define READ_TIMER (*(volatile ulong *)(CONFIG_SYS_TIMERBASE+4))
Wolfgang Denkd86ec382006-03-13 12:37:35 +010044
Heiko Schocher5504dab2011-01-20 22:56:39 +000045DECLARE_GLOBAL_DATA_PTR;
46
Simon Glass2655ee12012-12-13 20:48:34 +000047#define timestamp gd->arch.tbl
Simon Glassa848da52012-12-13 20:48:35 +000048#define lastdec gd->arch.lastinc
Wolfgang Denkd86ec382006-03-13 12:37:35 +010049
Gururaja Hebbar K Rb675aa32008-08-25 11:11:34 +020050#define TIMER_ENABLE (1 << 7)
51#define TIMER_MODE_MSK (1 << 6)
52#define TIMER_MODE_FR (0 << 6)
53#define TIMER_MODE_PD (1 << 6)
54
55#define TIMER_INT_EN (1 << 5)
56#define TIMER_PRS_MSK (3 << 2)
57#define TIMER_PRS_8S (1 << 3)
58#define TIMER_SIZE_MSK (1 << 2)
59#define TIMER_ONE_SHT (1 << 0)
60
Wolfgang Denkd86ec382006-03-13 12:37:35 +010061int timer_init (void)
62{
Gururaja Hebbar K Rb675aa32008-08-25 11:11:34 +020063 ulong tmr_ctrl_val;
64
65 /* 1st disable the Timer */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066 tmr_ctrl_val = *(volatile ulong *)(CONFIG_SYS_TIMERBASE + 8);
Gururaja Hebbar K Rb675aa32008-08-25 11:11:34 +020067 tmr_ctrl_val &= ~TIMER_ENABLE;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068 *(volatile ulong *)(CONFIG_SYS_TIMERBASE + 8) = tmr_ctrl_val;
Gururaja Hebbar K Rb675aa32008-08-25 11:11:34 +020069
70 /*
71 * The Timer Control Register has one Undefined/Shouldn't Use Bit
72 * So we should do read/modify/write Operation
73 */
74
75 /*
76 * Timer Mode : Free Running
77 * Interrupt : Disabled
78 * Prescale : 8 Stage, Clk/256
79 * Tmr Siz : 16 Bit Counter
80 * Tmr in Wrapping Mode
81 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082 tmr_ctrl_val = *(volatile ulong *)(CONFIG_SYS_TIMERBASE + 8);
Gururaja Hebbar K Rb675aa32008-08-25 11:11:34 +020083 tmr_ctrl_val &= ~(TIMER_MODE_MSK | TIMER_INT_EN | TIMER_PRS_MSK | TIMER_SIZE_MSK | TIMER_ONE_SHT );
84 tmr_ctrl_val |= (TIMER_ENABLE | TIMER_PRS_8S);
85
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086 *(volatile ulong *)(CONFIG_SYS_TIMERBASE + 8) = tmr_ctrl_val;
Wolfgang Denkd86ec382006-03-13 12:37:35 +010087
88 /* init the timestamp and lastdec value */
89 reset_timer_masked();
90
91 return 0;
92}
93
94/*
95 * timer without interrupts
96 */
Wolfgang Denkd86ec382006-03-13 12:37:35 +010097ulong get_timer (ulong base)
98{
99 return get_timer_masked () - base;
100}
101
Wolfgang Denkd7cb3552010-05-21 23:13:18 +0200102/* delay x useconds AND preserve advance timestamp value */
Ingo van Lilf0f778a2009-11-24 14:09:21 +0100103void __udelay (unsigned long usec)
Wolfgang Denkd86ec382006-03-13 12:37:35 +0100104{
105 ulong tmo, tmp;
106
107 if(usec >= 1000){ /* if "big" number, spread normalization to seconds */
108 tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
Wolfgang Denkd7cb3552010-05-21 23:13:18 +0200109 tmo *= CONFIG_SYS_HZ; /* find number of "ticks" to wait to achieve target */
Wolfgang Denkd86ec382006-03-13 12:37:35 +0100110 tmo /= 1000; /* finish normalize. */
111 }else{ /* else small number, don't kill it prior to HZ multiply */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112 tmo = usec * CONFIG_SYS_HZ;
Wolfgang Denkd86ec382006-03-13 12:37:35 +0100113 tmo /= (1000*1000);
114 }
115
116 tmp = get_timer (0); /* get current timestamp */
117 if( (tmo + tmp + 1) < tmp ) /* if setting this fordward will roll time stamp */
118 reset_timer_masked (); /* reset "advancing" timestamp to 0, set lastdec value */
119 else
120 tmo += tmp; /* else, set advancing stamp wake up time */
121
122 while (get_timer_masked () < tmo)/* loop till event */
123 /*NOP*/;
124}
125
126void reset_timer_masked (void)
127{
128 /* reset time */
129 lastdec = READ_TIMER; /* capure current decrementer value time */
130 timestamp = 0; /* start "advancing" time stamp from 0 */
131}
132
133ulong get_timer_masked (void)
134{
135 ulong now = READ_TIMER; /* current tick value */
136
137 if (lastdec >= now) { /* normal mode (non roll) */
138 /* normal mode */
139 timestamp += lastdec - now; /* move stamp fordward with absoulte diff ticks */
140 } else { /* we have overflow of the count down timer */
141 /* nts = ts + ld + (TLV - now)
142 * ts=old stamp, ld=time that passed before passing through -1
143 * (TLV-now) amount of time after passing though -1
144 * nts = new "advancing time stamp"...it could also roll and cause problems.
145 */
146 timestamp += lastdec + TIMER_LOAD_VAL - now;
147 }
148 lastdec = now;
149
150 return timestamp;
151}
152
153/* waits specified delay value and resets timestamp */
154void udelay_masked (unsigned long usec)
155{
156 ulong tmo;
157 ulong endtime;
158 signed long diff;
159
160 if (usec >= 1000) { /* if "big" number, spread normalization to seconds */
161 tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162 tmo *= CONFIG_SYS_HZ; /* find number of "ticks" to wait to achieve target */
Wolfgang Denkd86ec382006-03-13 12:37:35 +0100163 tmo /= 1000; /* finish normalize. */
164 } else { /* else small number, don't kill it prior to HZ multiply */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165 tmo = usec * CONFIG_SYS_HZ;
Wolfgang Denkd86ec382006-03-13 12:37:35 +0100166 tmo /= (1000*1000);
167 }
168
169 endtime = get_timer_masked () + tmo;
170
171 do {
172 ulong now = get_timer_masked ();
173 diff = endtime - now;
174 } while (diff >= 0);
175}
176
177/*
178 * This function is derived from PowerPC code (read timebase as long long).
179 * On ARM it just returns the timer value.
180 */
181unsigned long long get_ticks(void)
182{
183 return get_timer(0);
184}
185
186/*
187 * This function is derived from PowerPC code (timebase clock frequency).
188 * On ARM it returns the number of timer ticks per second.
189 */
190ulong get_tbclk (void)
191{
192 ulong tbclk;
193
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194 tbclk = CONFIG_SYS_HZ;
Wolfgang Denkd86ec382006-03-13 12:37:35 +0100195 return tbclk;
196}