blob: 231b9c027cea86bcf46d8aae44f17ff71bd4c979 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jason Liudec11122011-11-25 00:18:02 +00002/*
3 * Based on Linux i.MX iomux-v3.h file:
4 * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
5 * <armlinux@phytec.de>
6 *
7 * Copyright (C) 2011 Freescale Semiconductor, Inc.
Jason Liudec11122011-11-25 00:18:02 +00008 */
9
10#ifndef __MACH_IOMUX_V3_H__
11#define __MACH_IOMUX_V3_H__
12
Simon Glass1e268642020-05-10 11:39:55 -060013#include <linux/types.h>
Benoît Thébaudeaua83d1c32013-04-26 01:34:44 +000014
Jason Liudec11122011-11-25 00:18:02 +000015/*
16 * build IOMUX_PAD structure
17 *
18 * This iomux scheme is based around pads, which are the physical balls
19 * on the processor.
20 *
21 * - Each pad has a pad control register (IOMUXC_SW_PAD_CTRL_x) which controls
22 * things like driving strength and pullup/pulldown.
23 * - Each pad can have but not necessarily does have an output routing register
24 * (IOMUXC_SW_MUX_CTL_PAD_x).
25 * - Each pad can have but not necessarily does have an input routing register
26 * (IOMUXC_x_SELECT_INPUT)
27 *
28 * The three register sets do not have a fixed offset to each other,
29 * hence we order this table by pad control registers (which all pads
30 * have) and put the optional i/o routing registers into additional
31 * fields.
32 *
33 * The naming convention for the pad modes is SOC_PAD_<padname>__<padmode>
34 * If <padname> or <padmode> refers to a GPIO, it is named GPIO_<unit>_<num>
35 *
36 * IOMUX/PAD Bit field definitions
37 *
38 * MUX_CTRL_OFS: 0..11 (12)
39 * PAD_CTRL_OFS: 12..23 (12)
40 * SEL_INPUT_OFS: 24..35 (12)
Peng Fan1fd3ea72016-09-18 16:28:28 +080041 * MUX_MODE + SION + LPSR: 36..41 (6)
42 * PAD_CTRL + NO_PAD_CTRL: 42..59 (18)
43 * SEL_INP: 60..63 (4)
Jason Liudec11122011-11-25 00:18:02 +000044*/
45
46typedef u64 iomux_v3_cfg_t;
47
48#define MUX_CTRL_OFS_SHIFT 0
49#define MUX_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << MUX_CTRL_OFS_SHIFT)
50#define MUX_PAD_CTRL_OFS_SHIFT 12
51#define MUX_PAD_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
52 MUX_PAD_CTRL_OFS_SHIFT)
53#define MUX_SEL_INPUT_OFS_SHIFT 24
54#define MUX_SEL_INPUT_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
55 MUX_SEL_INPUT_OFS_SHIFT)
56
57#define MUX_MODE_SHIFT 36
Peng Fan1fd3ea72016-09-18 16:28:28 +080058#define MUX_MODE_MASK ((iomux_v3_cfg_t)0x3f << MUX_MODE_SHIFT)
59#define MUX_PAD_CTRL_SHIFT 42
Jason Liudec11122011-11-25 00:18:02 +000060#define MUX_PAD_CTRL_MASK ((iomux_v3_cfg_t)0x3ffff << MUX_PAD_CTRL_SHIFT)
Peng Fan1fd3ea72016-09-18 16:28:28 +080061#define MUX_SEL_INPUT_SHIFT 60
Jason Liudec11122011-11-25 00:18:02 +000062#define MUX_SEL_INPUT_MASK ((iomux_v3_cfg_t)0xf << MUX_SEL_INPUT_SHIFT)
63
Otavio Salvadoraa978d82013-12-16 20:44:00 -020064#define MUX_MODE_SION ((iomux_v3_cfg_t)IOMUX_CONFIG_SION << \
65 MUX_MODE_SHIFT)
Jason Liudec11122011-11-25 00:18:02 +000066#define MUX_PAD_CTRL(x) ((iomux_v3_cfg_t)(x) << MUX_PAD_CTRL_SHIFT)
67
68#define IOMUX_PAD(pad_ctrl_ofs, mux_ctrl_ofs, mux_mode, sel_input_ofs, \
69 sel_input, pad_ctrl) \
70 (((iomux_v3_cfg_t)(mux_ctrl_ofs) << MUX_CTRL_OFS_SHIFT) | \
71 ((iomux_v3_cfg_t)(mux_mode) << MUX_MODE_SHIFT) | \
72 ((iomux_v3_cfg_t)(pad_ctrl_ofs) << MUX_PAD_CTRL_OFS_SHIFT) | \
73 ((iomux_v3_cfg_t)(pad_ctrl) << MUX_PAD_CTRL_SHIFT) | \
74 ((iomux_v3_cfg_t)(sel_input_ofs) << MUX_SEL_INPUT_OFS_SHIFT)| \
75 ((iomux_v3_cfg_t)(sel_input) << MUX_SEL_INPUT_SHIFT))
76
Benoît Thébaudeau334bae62013-04-26 01:34:46 +000077#define NEW_PAD_CTRL(cfg, pad) (((cfg) & ~MUX_PAD_CTRL_MASK) | \
78 MUX_PAD_CTRL(pad))
79
Benoît Thébaudeaub89e4502013-04-26 01:34:45 +000080#define __NA_ 0x000
81#define NO_MUX_I 0
82#define NO_PAD_I 0
83
Jason Liudec11122011-11-25 00:18:02 +000084#define NO_PAD_CTRL (1 << 17)
Jason Liudec11122011-11-25 00:18:02 +000085
Peng Fan1fd3ea72016-09-18 16:28:28 +080086#define IOMUX_CONFIG_LPSR 0x20
Adrian Alonso5d18b182015-08-11 11:19:50 -050087#define MUX_MODE_LPSR ((iomux_v3_cfg_t)IOMUX_CONFIG_LPSR << \
88 MUX_MODE_SHIFT)
Peng Fan39945c12018-11-20 10:19:25 +000089#ifdef CONFIG_IMX8M
Peng Fan62ebfc62018-01-10 13:20:28 +080090#define PAD_CTL_FSEL0 (0x0 << 3)
91#define PAD_CTL_FSEL1 (0x1 << 3)
92#define PAD_CTL_FSEL2 (0x2 << 3)
93#define PAD_CTL_FSEL3 (0x3 << 3)
94
95#define PAD_CTL_ODE (0x1 << 5)
96#define PAD_CTL_PUE (0x1 << 6)
97#define PAD_CTL_HYS (0x1 << 7)
Peng Fanaaee1502019-12-30 16:43:48 +080098#if defined(CONFIG_IMX8MM) || defined(CONFIG_IMX8MN) || defined(CONFIG_IMX8MP)
Ye Li7e2ca9c2021-08-17 17:10:35 +080099#define PAD_CTL_DSE1 (0x0 << 1)
100#define PAD_CTL_DSE2 (0x2 << 1)
101#define PAD_CTL_DSE4 (0x1 << 1)
102#define PAD_CTL_DSE6 (0x3 << 1)
Peng Fanf63b2762019-08-27 06:25:23 +0000103#define PAD_CTL_PE (0x1 << 8)
104#else
Ye Li7e2ca9c2021-08-17 17:10:35 +0800105#define PAD_CTL_DSE0 (0x0 << 0)
106#define PAD_CTL_DSE1 (0x1 << 0)
107#define PAD_CTL_DSE2 (0x2 << 0)
108#define PAD_CTL_DSE3 (0x3 << 0)
109#define PAD_CTL_DSE4 (0x4 << 0)
110#define PAD_CTL_DSE5 (0x5 << 0)
111#define PAD_CTL_DSE6 (0x6 << 0)
112#define PAD_CTL_DSE7 (0x7 << 0)
Peng Fan62ebfc62018-01-10 13:20:28 +0800113#define PAD_CTL_LVTTL (0x1 << 8)
Peng Fanf63b2762019-08-27 06:25:23 +0000114#endif
Peng Fan62ebfc62018-01-10 13:20:28 +0800115
116#elif defined CONFIG_MX7
Peng Fan1d5229a2016-08-11 14:02:51 +0800117
118#define IOMUX_LPSR_SEL_INPUT_OFS 0x70000
Adrian Alonso5d18b182015-08-11 11:19:50 -0500119
120#define PAD_CTL_DSE_1P8V_140OHM (0x0<<0)
121#define PAD_CTL_DSE_1P8V_35OHM (0x1<<0)
122#define PAD_CTL_DSE_1P8V_70OHM (0x2<<0)
123#define PAD_CTL_DSE_1P8V_23OHM (0x3<<0)
124
125#define PAD_CTL_DSE_3P3V_196OHM (0x0<<0)
126#define PAD_CTL_DSE_3P3V_49OHM (0x1<<0)
127#define PAD_CTL_DSE_3P3V_98OHM (0x2<<0)
128#define PAD_CTL_DSE_3P3V_32OHM (0x3<<0)
129
130#define PAD_CTL_SRE_FAST (0 << 2)
131#define PAD_CTL_SRE_SLOW (0x1 << 2)
132
133#define PAD_CTL_HYS (0x1 << 3)
134#define PAD_CTL_PUE (0x1 << 4)
135
136#define PAD_CTL_PUS_PD100KOHM ((0x0 << 5) | PAD_CTL_PUE)
137#define PAD_CTL_PUS_PU5KOHM ((0x1 << 5) | PAD_CTL_PUE)
138#define PAD_CTL_PUS_PU47KOHM ((0x2 << 5) | PAD_CTL_PUE)
139#define PAD_CTL_PUS_PU100KOHM ((0x3 << 5) | PAD_CTL_PUE)
140
141#else
142
Benoît Thébaudeaua83d1c32013-04-26 01:34:44 +0000143#ifdef CONFIG_MX6
144
Fabio Estevamebc89412013-04-10 09:32:56 +0000145#define PAD_CTL_HYS (1 << 16)
Benoît Thébaudeaub89e4502013-04-26 01:34:45 +0000146
Benoît Thébaudeau21670242013-04-26 01:34:47 +0000147#define PAD_CTL_PUS_100K_DOWN (0 << 14 | PAD_CTL_PUE)
148#define PAD_CTL_PUS_47K_UP (1 << 14 | PAD_CTL_PUE)
149#define PAD_CTL_PUS_100K_UP (2 << 14 | PAD_CTL_PUE)
150#define PAD_CTL_PUS_22K_UP (3 << 14 | PAD_CTL_PUE)
151#define PAD_CTL_PUE (1 << 13 | PAD_CTL_PKE)
Fabio Estevamebc89412013-04-10 09:32:56 +0000152#define PAD_CTL_PKE (1 << 12)
Benoît Thébaudeaub89e4502013-04-26 01:34:45 +0000153
Fabio Estevamebc89412013-04-10 09:32:56 +0000154#define PAD_CTL_ODE (1 << 11)
Benoît Thébaudeaub89e4502013-04-26 01:34:45 +0000155
Mark Jonasc5fa5c62018-04-16 18:11:50 +0200156#if defined(CONFIG_MX6SL)
Fabio Estevamebc89412013-04-10 09:32:56 +0000157#define PAD_CTL_SPEED_LOW (1 << 6)
Mark Jonasc5fa5c62018-04-16 18:11:50 +0200158#else
159#define PAD_CTL_SPEED_LOW (0 << 6)
Peng Fan80b24152015-07-20 19:28:30 +0800160#endif
Fabio Estevamebc89412013-04-10 09:32:56 +0000161#define PAD_CTL_SPEED_MED (2 << 6)
162#define PAD_CTL_SPEED_HIGH (3 << 6)
Benoît Thébaudeaub89e4502013-04-26 01:34:45 +0000163
Fabio Estevamebc89412013-04-10 09:32:56 +0000164#define PAD_CTL_DSE_DISABLE (0 << 3)
165#define PAD_CTL_DSE_240ohm (1 << 3)
166#define PAD_CTL_DSE_120ohm (2 << 3)
167#define PAD_CTL_DSE_80ohm (3 << 3)
168#define PAD_CTL_DSE_60ohm (4 << 3)
169#define PAD_CTL_DSE_48ohm (5 << 3)
170#define PAD_CTL_DSE_40ohm (6 << 3)
171#define PAD_CTL_DSE_34ohm (7 << 3)
Benoît Thébaudeaua83d1c32013-04-26 01:34:44 +0000172
Mark Jonasbd21a8e2018-06-28 15:56:18 +0200173#define PAD_CTL_DSE_260ohm (1 << 3)
174#define PAD_CTL_DSE_130ohm (2 << 3)
175#define PAD_CTL_DSE_88ohm (3 << 3)
176#define PAD_CTL_DSE_65ohm (4 << 3)
177#define PAD_CTL_DSE_52ohm (5 << 3)
178#define PAD_CTL_DSE_43ohm (6 << 3)
179#define PAD_CTL_DSE_37ohm (7 << 3)
180
Peng Fanc2038192016-12-11 19:24:24 +0800181/* i.MX6SL/SLL */
Fabio Estevamd3b17422014-04-29 10:15:46 -0300182#define PAD_CTL_LVE (1 << 1)
183#define PAD_CTL_LVE_BIT (1 << 22)
Peng Fanc2038192016-12-11 19:24:24 +0800184
185/* i.MX6SLL */
186#define PAD_CTL_IPD_BIT (1 << 27)
Fabio Estevamd3b17422014-04-29 10:15:46 -0300187
Alison Wang831beaf2013-05-27 22:55:41 +0000188#elif defined(CONFIG_VF610)
189
190#define PAD_MUX_MODE_SHIFT 20
191
Anthony Feliceaf0464f2014-09-06 19:47:06 +0200192#define PAD_CTL_INPUT_DIFFERENTIAL (1 << 16)
193
Alison Wang831beaf2013-05-27 22:55:41 +0000194#define PAD_CTL_SPEED_MED (1 << 12)
195#define PAD_CTL_SPEED_HIGH (3 << 12)
196
Stefan Agner0f527292014-08-06 10:59:35 +0200197#define PAD_CTL_SRE (1 << 11)
198
Albert ARIBAUD \(3ADEV\)40281ba2015-06-19 14:18:29 +0200199#define PAD_CTL_ODE (1 << 10)
200
Alison Wang2927a192014-05-06 09:13:02 +0800201#define PAD_CTL_DSE_150ohm (1 << 6)
Stefan Agner13011752017-04-11 11:12:14 +0530202#define PAD_CTL_DSE_75ohm (2 << 6)
Alison Wang831beaf2013-05-27 22:55:41 +0000203#define PAD_CTL_DSE_50ohm (3 << 6)
Stefan Agner13011752017-04-11 11:12:14 +0530204#define PAD_CTL_DSE_37ohm (4 << 6)
205#define PAD_CTL_DSE_30ohm (5 << 6)
Alison Wang831beaf2013-05-27 22:55:41 +0000206#define PAD_CTL_DSE_25ohm (6 << 6)
207#define PAD_CTL_DSE_20ohm (7 << 6)
208
209#define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
210#define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
Alison Wang2927a192014-05-06 09:13:02 +0800211#define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
Alison Wang831beaf2013-05-27 22:55:41 +0000212#define PAD_CTL_PKE (1 << 3)
213#define PAD_CTL_PUE (1 << 2 | PAD_CTL_PKE)
214
215#define PAD_CTL_OBE_IBE_ENABLE (3 << 0)
Stefan Agner0f527292014-08-06 10:59:35 +0200216#define PAD_CTL_OBE_ENABLE (1 << 1)
217#define PAD_CTL_IBE_ENABLE (1 << 0)
Alison Wang831beaf2013-05-27 22:55:41 +0000218
Benoît Thébaudeaua83d1c32013-04-26 01:34:44 +0000219#else
220
221#define PAD_CTL_DVS (1 << 13)
222#define PAD_CTL_INPUT_DDR (1 << 9)
223#define PAD_CTL_HYS (1 << 8)
224
225#define PAD_CTL_PKE (1 << 7)
226#define PAD_CTL_PUE (1 << 6 | PAD_CTL_PKE)
227#define PAD_CTL_PUS_100K_DOWN (0 << 4 | PAD_CTL_PUE)
228#define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
229#define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
230#define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
231
232#define PAD_CTL_ODE (1 << 3)
233
234#define PAD_CTL_DSE_LOW (0 << 1)
235#define PAD_CTL_DSE_MED (1 << 1)
236#define PAD_CTL_DSE_HIGH (2 << 1)
237#define PAD_CTL_DSE_MAX (3 << 1)
238
239#endif
240
Fabio Estevamebc89412013-04-10 09:32:56 +0000241#define PAD_CTL_SRE_SLOW (0 << 0)
Benoît Thébaudeaub89e4502013-04-26 01:34:45 +0000242#define PAD_CTL_SRE_FAST (1 << 0)
Fabio Estevamebc89412013-04-10 09:32:56 +0000243
Adrian Alonso5d18b182015-08-11 11:19:50 -0500244#endif
245
Angus Ainslie6ac768a2022-02-02 14:22:00 -0800246#define IMX_PAD_SION 0x40000000
Fabio Estevamebc89412013-04-10 09:32:56 +0000247#define IOMUX_CONFIG_SION 0x10
Benoît Thébaudeaub89e4502013-04-26 01:34:45 +0000248
249#define GPIO_PIN_MASK 0x1f
250#define GPIO_PORT_SHIFT 5
251#define GPIO_PORT_MASK (0x7 << GPIO_PORT_SHIFT)
252#define GPIO_PORTA (0 << GPIO_PORT_SHIFT)
253#define GPIO_PORTB (1 << GPIO_PORT_SHIFT)
254#define GPIO_PORTC (2 << GPIO_PORT_SHIFT)
255#define GPIO_PORTD (3 << GPIO_PORT_SHIFT)
256#define GPIO_PORTE (4 << GPIO_PORT_SHIFT)
257#define GPIO_PORTF (5 << GPIO_PORT_SHIFT)
Jason Liudec11122011-11-25 00:18:02 +0000258
Stefan Roese4982d9a2013-04-10 23:06:46 +0000259void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad);
260void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
Eric Nelson89110832012-10-03 07:26:37 +0000261 unsigned count);
Ye.Li700020e2014-10-30 18:53:49 +0800262/*
263* Set bits for general purpose registers
264*/
265void imx_iomux_set_gpr_register(int group, int start_bit,
266 int num_bits, int value);
Bhuvanchandra DV6d236aa2015-06-01 18:37:16 +0530267#ifdef CONFIG_IOMUX_SHARE_CONF_REG
268void imx_iomux_gpio_set_direction(unsigned int gpio,
269 unsigned int direction);
270void imx_iomux_gpio_get_function(unsigned int gpio,
271 u32 *gpio_state);
272#endif
Jason Liudec11122011-11-25 00:18:02 +0000273
Tim Harvey09a62332014-06-02 16:13:24 -0700274/* macros for declaring and using pinmux array */
275#if defined(CONFIG_MX6QDL)
276#define IOMUX_PADS(x) (MX6Q_##x), (MX6DL_##x)
277#define SETUP_IOMUX_PAD(def) \
Eran Matityahu13056022018-01-26 16:09:55 +0200278if (is_mx6dq() || is_mx6dqp()) { \
Tim Harvey09a62332014-06-02 16:13:24 -0700279 imx_iomux_v3_setup_pad(MX6Q_##def); \
280} else { \
281 imx_iomux_v3_setup_pad(MX6DL_##def); \
282}
283#define SETUP_IOMUX_PADS(x) \
284 imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x)/2)
285#elif defined(CONFIG_MX6Q) || defined(CONFIG_MX6D)
286#define IOMUX_PADS(x) MX6Q_##x
287#define SETUP_IOMUX_PAD(def) \
288 imx_iomux_v3_setup_pad(MX6Q_##def);
289#define SETUP_IOMUX_PADS(x) \
290 imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
Fabio Estevam1b691df2018-01-03 12:33:05 -0200291#elif defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
Jagan Teki89395642017-05-07 02:43:09 +0530292#define IOMUX_PADS(x) MX6_##x
293#define SETUP_IOMUX_PAD(def) \
294 imx_iomux_v3_setup_pad(MX6_##def);
295#define SETUP_IOMUX_PADS(x) \
296 imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
Tim Harvey09a62332014-06-02 16:13:24 -0700297#else
298#define IOMUX_PADS(x) MX6DL_##x
299#define SETUP_IOMUX_PAD(def) \
300 imx_iomux_v3_setup_pad(MX6DL_##def);
301#define SETUP_IOMUX_PADS(x) \
302 imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
303#endif
304
Jason Liudec11122011-11-25 00:18:02 +0000305#endif /* __MACH_IOMUX_V3_H__*/