blob: e64b3107b5ffd653005444b5663adf2b78118963 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ilya Yanok89847ef2010-07-07 20:16:13 +04002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5 *
6 * Authors: Nick.Spence@freescale.com
7 * Wilson.Lo@freescale.com
8 * scottwood@freescale.com
9 *
10 * This files is mostly identical to the original from
11 * board\freescale\mpc8315erdb\sdram.c
Ilya Yanok89847ef2010-07-07 20:16:13 +040012 */
13
14#include <common.h>
15#include <mpc83xx.h>
16
17#include <asm/bitops.h>
18#include <asm/io.h>
19
20#include <asm/processor.h>
21
22DECLARE_GLOBAL_DATA_PTR;
23
Ilya Yanok89847ef2010-07-07 20:16:13 +040024/* Fixed sdram init -- doesn't use serial presence detect.
25 *
26 * This is useful for faster booting in configs where the RAM is unlikely
27 * to be changed, or for things like NAND booting where space is tight.
28 */
29static long fixed_sdram(void)
30{
31 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
32 u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
33 u32 msize_log2 = __ilog2(msize);
34
35 out_be32(&im->sysconf.ddrlaw[0].bar,
36 CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000);
37 out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
38 out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
39
Ilya Yanok89847ef2010-07-07 20:16:13 +040040 out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
41 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
42
43 /* Currently we use only one CS, so disable the other bank. */
44 out_be32(&im->ddr.cs_config[1], 0);
45
46 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
47 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
48 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
49 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
50 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
51
Ilya Yanokdbdc1052010-09-17 23:41:49 +020052 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
Ilya Yanok89847ef2010-07-07 20:16:13 +040053 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
54 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
55 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
56
57 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
58 sync();
59
60 /* enable DDR controller */
61 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
62 sync();
63
64 return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, msize);
65}
66
Simon Glassd35f3382017-04-06 12:47:05 -060067int dram_init(void)
Ilya Yanok89847ef2010-07-07 20:16:13 +040068{
69 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
70 u32 msize;
71
72 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060073 return -ENXIO;
Ilya Yanok89847ef2010-07-07 20:16:13 +040074
75 /* DDR SDRAM */
76 msize = fixed_sdram();
77
Ilya Yanok89847ef2010-07-07 20:16:13 +040078 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -060079 gd->ram_size = msize;
80
81 return 0;
Ilya Yanok89847ef2010-07-07 20:16:13 +040082}