blob: 512d8e16eee5413fb1fbe5b73c182d43194cfa12 [file] [log] [blame]
Dirk Eibach762d3df2013-06-26 15:55:17 +02001/*
2 * (C) Copyright 2013
3 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4 *
5 * based on P1022DS.h
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
Simon Glassfb64e362020-05-10 11:40:09 -060029#include <linux/stringify.h>
30
Dirk Eibach762d3df2013-06-26 15:55:17 +020031#ifdef CONFIG_SDCARD
32#define CONFIG_RAMBOOT_SDCARD
33#endif
34
35#ifdef CONFIG_SPIFLASH
36#define CONFIG_RAMBOOT_SPIFLASH
37#endif
38
39/* High Level Configuration Options */
Dirk Eibach762d3df2013-06-26 15:55:17 +020040#define CONFIG_CONTROLCENTERD
Dirk Eibach762d3df2013-06-26 15:55:17 +020041
Dirk Eibach762d3df2013-06-26 15:55:17 +020042#define CONFIG_ENABLE_36BIT_PHYS
Dirk Eibach762d3df2013-06-26 15:55:17 +020043
Dirk Eibach762d3df2013-06-26 15:55:17 +020044#define CONFIG_L2_CACHE
45#define CONFIG_BTB
46
47#define CONFIG_SYS_CLK_FREQ 66666600
48#define CONFIG_DDR_CLK_FREQ 66666600
49
50#define CONFIG_SYS_RAMBOOT
51
52#ifdef CONFIG_TRAILBLAZER
53
Dirk Eibach762d3df2013-06-26 15:55:17 +020054#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
55#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
56
57/*
58 * Config the L2 Cache
59 */
60#define CONFIG_SYS_INIT_L2_ADDR 0xf8fc0000
61#ifdef CONFIG_PHYS_64BIT
62#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8fc0000ull
63#else
64#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
65#endif
66#define CONFIG_SYS_L2_SIZE (256 << 10)
67#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
68
69#else /* CONFIG_TRAILBLAZER */
70
Dirk Eibach762d3df2013-06-26 15:55:17 +020071#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
72#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
73
74#endif /* CONFIG_TRAILBLAZER */
75
76#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
77#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
78
Dirk Eibach762d3df2013-06-26 15:55:17 +020079/*
80 * Memory map
81 *
82 * 0x0000_0000 0x3fff_ffff DDR 1G Cacheable
83 * 0xc000_0000 0xdfff_ffff PCI Express Mem 512M non-cacheable
84 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
85 *
86 * Localbus non-cacheable
87 * 0xe000_0000 0xe00f_ffff eLBC 1M non-cacheable
88 * 0xf8fc0000 0xf8ff_ffff L2 SRAM 256k Cacheable
89 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
90 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
91 */
92
93#define CONFIG_SYS_INIT_RAM_LOCK
94#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
95#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* used area in RAM */
96#define CONFIG_SYS_GBL_DATA_OFFSET \
97 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
98#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
99
100#ifdef CONFIG_TRAILBLAZER
101/* leave CCSRBAR at default, because u-boot expects it to be exactly there */
102#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
103#else
104#define CONFIG_SYS_CCSRBAR 0xffe00000
105#endif
106#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
107#define CONFIG_SYS_MPC85xx_GPIO3_ADDR (CONFIG_SYS_CCSRBAR+0xf200)
108
109/*
110 * DDR Setup
111 */
112
113#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
114#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
115#define CONFIG_SYS_SDRAM_SIZE 1024
116#define CONFIG_VERY_BIG_RAM
117
Dirk Eibach762d3df2013-06-26 15:55:17 +0200118#define CONFIG_DIMM_SLOTS_PER_CTLR 1
119#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
120
Dirk Eibach762d3df2013-06-26 15:55:17 +0200121#ifdef CONFIG_TRAILBLAZER
122#define CONFIG_SPD_EEPROM
123#define SPD_EEPROM_ADDRESS 0x52
124/*#define CONFIG_FSL_DDR_INTERACTIVE*/
125#endif
126
127/*
128 * Local Bus Definitions
129 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200130
131#define CONFIG_SYS_ELBC_BASE 0xe0000000
132#ifdef CONFIG_PHYS_64BIT
133#define CONFIG_SYS_ELBC_BASE_PHYS 0xfe0000000ull
134#else
135#define CONFIG_SYS_ELBC_BASE_PHYS CONFIG_SYS_ELBC_BASE
136#endif
137
138#define CONFIG_UART_BR_PRELIM \
139 (BR_PHYS_ADDR((CONFIG_SYS_ELBC_BASE_PHYS)) | BR_PS_8 | BR_V)
140#define CONFIG_UART_OR_PRELIM (OR_AM_32KB | 0xff7)
141
142#define CONFIG_SYS_BR0_PRELIM 0 /* CS0 was originally intended for FPGA */
143#define CONFIG_SYS_OR0_PRELIM 0 /* debugging, was never used */
144
145#define CONFIG_SYS_BR1_PRELIM CONFIG_UART_BR_PRELIM
146#define CONFIG_SYS_OR1_PRELIM CONFIG_UART_OR_PRELIM
147
148/*
149 * Serial Port
150 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200151#define CONFIG_SYS_NS16550_SERIAL
152#define CONFIG_SYS_NS16550_REG_SIZE 1
153#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
154
155#define CONFIG_SYS_BAUDRATE_TABLE \
156 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
157
158#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
159#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
160
161/*
162 * I2C
163 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200164#define CONFIG_SYS_I2C
165#define CONFIG_SYS_I2C_FSL
166#define CONFIG_SYS_FSL_I2C_SPEED 400000
167#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
168#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
169#define CONFIG_SYS_FSL_I2C2_SPEED 400000
170#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
171#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Dirk Eibach9a5ee722014-07-03 09:28:21 +0200172
Dirk Eibach762d3df2013-06-26 15:55:17 +0200173#define CONFIG_PCA9698 /* NXP PCA9698 */
174
Dirk Eibach762d3df2013-06-26 15:55:17 +0200175#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
176#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
177
Dirk Eibach762d3df2013-06-26 15:55:17 +0200178/*
179 * MMC
180 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200181#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
182
Dirk Eibach762d3df2013-06-26 15:55:17 +0200183#ifndef CONFIG_TRAILBLAZER
184
185/*
186 * Video
187 */
188#define CONFIG_FSL_DIU_FB
189#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Dirk Eibach762d3df2013-06-26 15:55:17 +0200190
191/*
192 * General PCI
193 * Memory space is mapped 1-1, but I/O space must start from 0.
194 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400195#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200196#define CONFIG_PCI_INDIRECT_BRIDGE
Dirk Eibach762d3df2013-06-26 15:55:17 +0200197#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
198#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200199
200#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200201
202#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
203#ifdef CONFIG_PHYS_64BIT
204#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
205#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
206#else
207#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
208#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
209#endif
210#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
211#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
212#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
213#ifdef CONFIG_PHYS_64BIT
214#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
215#else
216#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
217#endif
218#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
219
220/*
221 * SATA
222 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200223#define CONFIG_LBA48
Dirk Eibach762d3df2013-06-26 15:55:17 +0200224
Dirk Eibach762d3df2013-06-26 15:55:17 +0200225#define CONFIG_SYS_SATA_MAX_DEVICE 2
226#define CONFIG_SATA1
227#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
228#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
229#define CONFIG_SATA2
230#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
231#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
232
233/*
234 * Ethernet
235 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200236
237#define CONFIG_TSECV2
238
Dirk Eibach762d3df2013-06-26 15:55:17 +0200239#define CONFIG_TSEC1 1
240#define CONFIG_TSEC1_NAME "eTSEC1"
241#define CONFIG_TSEC2 1
242#define CONFIG_TSEC2_NAME "eTSEC2"
243
244#define TSEC1_PHY_ADDR 0
245#define TSEC2_PHY_ADDR 1
246
247#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
248#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
249
250#define TSEC1_PHYIDX 0
251#define TSEC2_PHYIDX 0
252
253#define CONFIG_ETHPRIME "eTSEC1"
254
Dirk Eibach762d3df2013-06-26 15:55:17 +0200255/*
256 * USB
257 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200258
259#define CONFIG_HAS_FSL_DR_USB
260#define CONFIG_USB_EHCI_FSL
261#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
262
263#endif /* CONFIG_TRAILBLAZER */
264
265/*
266 * Environment
267 */
268#if defined(CONFIG_TRAILBLAZER)
Dirk Eibach762d3df2013-06-26 15:55:17 +0200269#elif defined(CONFIG_RAMBOOT_SDCARD)
Dirk Eibach762d3df2013-06-26 15:55:17 +0200270#define CONFIG_FSL_FIXED_MMC_LOCATION
Dirk Eibach762d3df2013-06-26 15:55:17 +0200271#define CONFIG_SYS_MMC_ENV_DEV 0
272#endif
273
Dirk Eibach762d3df2013-06-26 15:55:17 +0200274#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200275
Dirk Eibach762d3df2013-06-26 15:55:17 +0200276#ifndef CONFIG_TRAILBLAZER
Dirk Eibach762d3df2013-06-26 15:55:17 +0200277/*
278 * Board initialisation callbacks
279 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200280#endif /* CONFIG_TRAILBLAZER */
281
282/*
283 * Miscellaneous configurable options
284 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200285#define CONFIG_HW_WATCHDOG
286#define CONFIG_LOADS_ECHO
287#define CONFIG_SYS_LOADS_BAUD_CHANGE
Dirk Eibach762d3df2013-06-26 15:55:17 +0200288
289/*
290 * For booting Linux, the board info and command line data
291 * have to be in the first 64 MB of memory, since this is
292 * the maximum mapped by the Linux kernel during initialization.
293 */
294#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Linux Memory map */
295#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
296
297/*
298 * Environment Configuration
299 */
300
301#ifdef CONFIG_TRAILBLAZER
Dirk Eibach762d3df2013-06-26 15:55:17 +0200302#define CONFIG_EXTRA_ENV_SETTINGS \
303 "mp_holdoff=1\0"
304
305#else
306
Mario Six790d8442018-03-28 14:38:20 +0200307#define CONFIG_HOSTNAME "controlcenterd"
Dirk Eibach762d3df2013-06-26 15:55:17 +0200308#define CONFIG_ROOTPATH "/opt/nfsroot"
309#define CONFIG_BOOTFILE "uImage"
310#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP */
311
312#define CONFIG_LOADADDR 1000000
313
Dirk Eibach762d3df2013-06-26 15:55:17 +0200314#define CONFIG_EXTRA_ENV_SETTINGS \
315 "netdev=eth0\0" \
316 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
317 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
318 "tftpflash=tftpboot $loadaddr $uboot && " \
319 "protect off $ubootaddr +$filesize && " \
320 "erase $ubootaddr +$filesize && " \
321 "cp.b $loadaddr $ubootaddr $filesize && " \
322 "protect on $ubootaddr +$filesize && " \
323 "cmp.b $loadaddr $ubootaddr $filesize\0" \
324 "consoledev=ttyS1\0" \
325 "ramdiskaddr=2000000\0" \
326 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500327 "fdtaddr=1e00000\0" \
Dirk Eibach762d3df2013-06-26 15:55:17 +0200328 "fdtfile=controlcenterd.dtb\0" \
329 "bdev=sda3\0"
330
331/* these are used and NUL-terminated in env_default.h */
332#define CONFIG_NFSBOOTCOMMAND \
333 "setenv bootargs root=/dev/nfs rw " \
334 "nfsroot=$serverip:$rootpath " \
335 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
336 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
337 "tftp $loadaddr $bootfile;" \
338 "tftp $fdtaddr $fdtfile;" \
339 "bootm $loadaddr - $fdtaddr"
340
341#define CONFIG_RAMBOOTCOMMAND \
342 "setenv bootargs root=/dev/ram rw " \
343 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
344 "tftp $ramdiskaddr $ramdiskfile;" \
345 "tftp $loadaddr $bootfile;" \
346 "tftp $fdtaddr $fdtfile;" \
347 "bootm $loadaddr $ramdiskaddr $fdtaddr"
348
349#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
350
351#endif /* CONFIG_TRAILBLAZER */
352
353#endif