blob: c0407bbc16b22e151a80eb336b321be9fd0555d6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Jon Loeliger3b971c92007-10-16 15:26:51 -05002/*
Timur Tabi32f709e2011-04-11 14:18:22 -05003 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Jon Loeliger3b971c92007-10-16 15:26:51 -05004 */
5
6/*
7 * MPC8610HPCD board configuration file
Jon Loeliger3b971c92007-10-16 15:26:51 -05008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Jon Loeliger3b971c92007-10-16 15:26:51 -050015/* High Level Configuration Options */
Jon Loeliger3b971c92007-10-16 15:26:51 -050016#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
17
York Sun59e74682007-10-31 14:59:04 -050018/* video */
Timur Tabi32f709e2011-04-11 14:18:22 -050019#define CONFIG_FSL_DIU_FB
20
Timur Tabi020edd22011-02-15 17:09:19 -060021#ifdef CONFIG_FSL_DIU_FB
22#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
Timur Tabie6044632010-08-31 19:56:43 -050023#define CONFIG_VIDEO_LOGO
24#define CONFIG_VIDEO_BMP_LOGO
York Sun59e74682007-10-31 14:59:04 -050025#endif
26
Jon Loeliger3b971c92007-10-16 15:26:51 -050027#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger3b971c92007-10-16 15:26:51 -050029#endif
30
Becky Bruced1cb6cb2008-11-03 15:44:01 -060031/*
32 * virtual address to be used for temporary mappings. There
33 * should be 128k free at this VA.
34 */
35#define CONFIG_SYS_SCRATCH_VA 0xc0000000
36
Robert P. J. Daya8099812016-05-03 19:52:49 -040037#define CONFIG_PCI1 1 /* PCI controller 1 */
Jon Loeliger3b971c92007-10-16 15:26:51 -050038#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
39#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
40#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000041#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050042#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger3b971c92007-10-16 15:26:51 -050043
44#define CONFIG_ENV_OVERWRITE
Jon Loeliger3b971c92007-10-16 15:26:51 -050045#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
46
Peter Tyser86dee4a2010-10-07 22:32:48 -050047#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Jon Loeliger3b971c92007-10-16 15:26:51 -050048#define CONFIG_ALTIVEC 1
49
50/*
51 * L2CR setup -- make sure this is right for your board!
52 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_L2
Jon Loeliger3b971c92007-10-16 15:26:51 -050054#define L2_INIT 0
York Sunb7145172007-10-29 13:58:39 -050055#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger3b971c92007-10-16 15:26:51 -050056
57#ifndef CONFIG_SYS_CLK_FREQ
58#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
59#endif
60
Jon Loeliger3b971c92007-10-16 15:26:51 -050061/*
62 * Base addresses -- Note these are effective addresses where the
63 * actual resources get mapped (not physical addresses)
64 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
66#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger3b971c92007-10-16 15:26:51 -050067
Jon Loeligerab6960f2008-11-20 14:02:56 -060068#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
69#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaa37b9ce2009-08-05 07:59:35 -050070#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerab6960f2008-11-20 14:02:56 -060071
Jon Loeliger54634b42008-08-26 15:01:36 -050072/* DDR Setup */
Jon Loeliger54634b42008-08-26 15:01:36 -050073#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
74#define CONFIG_DDR_SPD
75
76#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
77#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
78
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -060081#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jon Loeliger3b971c92007-10-16 15:26:51 -050082#define CONFIG_VERY_BIG_RAM
83
Jon Loeliger54634b42008-08-26 15:01:36 -050084#define CONFIG_DIMM_SLOTS_PER_CTLR 1
85#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
86
Kumar Galac68e86c2011-01-31 22:18:47 -060087#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jon Loeliger3b971c92007-10-16 15:26:51 -050088
Jon Loeliger54634b42008-08-26 15:01:36 -050089/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger3b971c92007-10-16 15:26:51 -050091
92#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
94#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
95#define CONFIG_SYS_DDR_TIMING_3 0x00000000
96#define CONFIG_SYS_DDR_TIMING_0 0x00260802
97#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
98#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
99#define CONFIG_SYS_DDR_MODE_1 0x00480432
100#define CONFIG_SYS_DDR_MODE_2 0x00000000
101#define CONFIG_SYS_DDR_INTERVAL 0x06180100
102#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
103#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
104#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
105#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
106#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
107#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger3b971c92007-10-16 15:26:51 -0500108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
110#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
111#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger54634b42008-08-26 15:01:36 -0500112
Jon Loeliger3b971c92007-10-16 15:26:51 -0500113#endif
Jon Loeliger54634b42008-08-26 15:01:36 -0500114
Jon Loeliger4eab6232008-01-15 13:42:41 -0600115#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200117#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
119#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger3b971c92007-10-16 15:26:51 -0500120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
122#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger3b971c92007-10-16 15:26:51 -0500125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
127#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
130#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500131#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_BR2_PRELIM 0xf0000000
133#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500134#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
136#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500137
Jason Jin33df3e22007-10-29 19:26:21 +0800138#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500139#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
140#define PIXIS_ID 0x0 /* Board ID at offset 0 */
141#define PIXIS_VER 0x1 /* Board version at offset 1 */
142#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
143#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
144#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
145#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Sunb7145172007-10-29 13:58:39 -0500146#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger3b971c92007-10-16 15:26:51 -0500147#define PIXIS_VCTL 0x10 /* VELA Control Register */
148#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
149#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
150#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
151#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
152#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
153#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
154#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Timur Tabi7ba8b322010-03-31 17:44:13 -0500155#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
158#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#undef CONFIG_SYS_FLASH_CHECKSUM
161#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
162#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200163#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600164#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger3b971c92007-10-16 15:26:51 -0500167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
169#define CONFIG_SYS_RAMBOOT
Jon Loeliger3b971c92007-10-16 15:26:51 -0500170#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#undef CONFIG_SYS_RAMBOOT
Jon Loeliger3b971c92007-10-16 15:26:51 -0500172#endif
173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500175#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger3b971c92007-10-16 15:26:51 -0500177#endif
178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_INIT_RAM_LOCK 1
180#ifndef CONFIG_SYS_INIT_RAM_LOCK
181#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500182#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500184#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200185#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500186
Wolfgang Denk0191e472010-10-26 14:34:52 +0200187#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger3b971c92007-10-16 15:26:51 -0500189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
191#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500192
193/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_NS16550_SERIAL
195#define CONFIG_SYS_NS16550_REG_SIZE 1
196#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500199 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
202#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500203
Jon Loeliger3b971c92007-10-16 15:26:51 -0500204/* maximum size of the flat tree (8K) */
205#define OF_FLAT_TREE_MAX_SIZE 8192
206
Jon Loeliger3b971c92007-10-16 15:26:51 -0500207/*
208 * I2C
209 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200210#define CONFIG_SYS_I2C
211#define CONFIG_SYS_I2C_FSL
212#define CONFIG_SYS_FSL_I2C_SPEED 400000
213#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
214#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
215#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger3b971c92007-10-16 15:26:51 -0500216
217/*
218 * General PCI
219 * Addresses are mapped 1-1.
220 */
Becky Bruce47d20df2008-12-03 22:36:44 -0600221#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
222#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
223#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600225#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
Becky Bruce47d20df2008-12-03 22:36:44 -0600227#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500229
Jon Loeliger3b971c92007-10-16 15:26:51 -0500230/* controller 1, Base address 0xa000 */
Kumar Galad0142ce2010-12-17 10:42:33 -0600231#define CONFIG_SYS_PCIE1_NAME "ULI"
Becky Bruce47d20df2008-12-03 22:36:44 -0600232#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
233#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600235#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
237#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500238
239/* controller 2, Base Address 0x9000 */
Kumar Galad0142ce2010-12-17 10:42:33 -0600240#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Becky Bruce47d20df2008-12-03 22:36:44 -0600241#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
242#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce47d20df2008-12-03 22:36:44 -0600244#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
246#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500247
Jon Loeliger3b971c92007-10-16 15:26:51 -0500248#if defined(CONFIG_PCI)
249
250#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
251
Roy Zang4ef10e52008-01-15 16:38:38 +0800252#define CONFIG_ULI526X
Jon Loeliger3b971c92007-10-16 15:26:51 -0500253
Jon Loeliger3b971c92007-10-16 15:26:51 -0500254/************************************************************
255 * USB support
256 ************************************************************/
York Sun59e74682007-10-31 14:59:04 -0500257#define CONFIG_PCI_OHCI 1
258#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
260#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
261#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger3b971c92007-10-16 15:26:51 -0500262
263#if !defined(CONFIG_PCI_PNP)
264#define PCI_ENET0_IOADDR 0xe0000000
265#define PCI_ENET0_MEMADDR 0xe0000000
266#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
267#endif
268
Jon Loeliger3b971c92007-10-16 15:26:51 -0500269#ifdef CONFIG_SCSI_AHCI
270#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
272#define CONFIG_SYS_SCSI_MAX_LUN 1
273#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500274#endif
275
276#endif /* CONFIG_PCI */
277
278/*
279 * BAT0 2G Cacheable, non-guarded
280 * 0x0000_0000 2G DDR
281 */
Timur Tabi107e9cd2010-03-29 12:51:07 -0500282#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
283#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
Jon Loeliger3b971c92007-10-16 15:26:51 -0500284
285/*
286 * BAT1 1G Cache-inhibited, guarded
287 * 0x8000_0000 256M PCI-1 Memory
288 * 0xa000_0000 256M PCI-Express 1 Memory
289 * 0x9000_0000 256M PCI-Express 2 Memory
290 */
291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500293 | BATL_GUARDEDSTORAGE)
Becky Bruce47d20df2008-12-03 22:36:44 -0600294#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
296#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500297
298/*
Jason Jin80dff482007-10-26 18:31:59 +0800299 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger3b971c92007-10-16 15:26:51 -0500300 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger3b971c92007-10-16 15:26:51 -0500301 */
302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500304 | BATL_GUARDEDSTORAGE)
Becky Bruce47d20df2008-12-03 22:36:44 -0600305#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
307#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500308
309/*
Becky Bruce7e554a32008-11-02 18:19:32 -0600310 * BAT3 4M Cache-inhibited, guarded
311 * 0xe000_0000 4M CCSR
Jon Loeliger3b971c92007-10-16 15:26:51 -0500312 */
313
Becky Bruce7e554a32008-11-02 18:19:32 -0600314#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500315 | BATL_GUARDEDSTORAGE)
Becky Bruce7e554a32008-11-02 18:19:32 -0600316#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
317#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500319
Jon Loeligerab6960f2008-11-20 14:02:56 -0600320#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
321#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
322 | BATL_PP_RW | BATL_CACHEINHIBIT \
323 | BATL_GUARDEDSTORAGE)
324#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
325 | BATU_BL_1M | BATU_VS | BATU_VP)
326#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
327 | BATL_PP_RW | BATL_CACHEINHIBIT)
328#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
329#endif
330
Jon Loeliger3b971c92007-10-16 15:26:51 -0500331/*
Becky Bruce7e554a32008-11-02 18:19:32 -0600332 * BAT4 32M Cache-inhibited, guarded
333 * 0xe200_0000 1M PCI-Express 2 I/O
334 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger3b971c92007-10-16 15:26:51 -0500335 */
Becky Bruce7e554a32008-11-02 18:19:32 -0600336
337#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500338 | BATL_GUARDEDSTORAGE)
Becky Bruce7e554a32008-11-02 18:19:32 -0600339#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
340#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500342
343/*
344 * BAT5 128K Cacheable, non-guarded
345 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
346 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
348#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
349#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
350#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500351
352/*
353 * BAT6 256M Cache-inhibited, guarded
354 * 0xf000_0000 256M FLASH
355 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500357 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
359#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
360#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500361
Becky Bruce2a978672008-11-05 14:55:35 -0600362/* Map the last 1M of flash where we're running from reset */
363#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
364 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200365#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600366#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
367 | BATL_MEMCOHERENCE)
368#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
369
Jon Loeliger3b971c92007-10-16 15:26:51 -0500370/*
371 * BAT7 4M Cache-inhibited, guarded
372 * 0xe800_0000 4M PIXIS
373 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500375 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
377#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
378#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger3b971c92007-10-16 15:26:51 -0500379
Jon Loeliger3b971c92007-10-16 15:26:51 -0500380/*
381 * Environment
382 */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500383
384#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500386
Jon Loeliger3b971c92007-10-16 15:26:51 -0500387/*
388 * BOOTP options
389 */
390#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger3b971c92007-10-16 15:26:51 -0500391
Jason Jin6c71b942008-05-13 11:50:36 +0800392#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500394
395/*
396 * Miscellaneous configurable options
397 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500399
Jon Loeliger3b971c92007-10-16 15:26:51 -0500400/*
401 * For booting Linux, the board info and command line data
402 * have to be in the first 8 MB of memory, since this is
403 * the maximum mapped by the Linux kernel during initialization.
404 */
Scott Wood0c431f72016-07-19 17:51:55 -0500405#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
406#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500407
Jon Loeliger3b971c92007-10-16 15:26:51 -0500408#if defined(CONFIG_CMD_KGDB)
409#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger3b971c92007-10-16 15:26:51 -0500410#endif
411
412/*
413 * Environment Configuration
414 */
415#define CONFIG_IPADDR 192.168.1.100
416
Mario Six790d8442018-03-28 14:38:20 +0200417#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000418#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000419#define CONFIG_BOOTFILE "uImage"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500420#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
421
422#define CONFIG_SERVERIP 192.168.1.1
423#define CONFIG_GATEWAYIP 192.168.1.1
424#define CONFIG_NETMASK 255.255.255.0
425
426/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500427#define CONFIG_LOADADDR 0x10000000
Jon Loeliger3b971c92007-10-16 15:26:51 -0500428
Jon Loeliger3b971c92007-10-16 15:26:51 -0500429#if defined(CONFIG_PCI1)
430#define PCI_ENV \
431 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
432 "echo e;md ${a}e00 9\0" \
433 "pci1regs=setenv a e0008; run pcireg\0" \
434 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
435 "pci d.w $b.0 56 1\0" \
436 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
437 "pci w.w $b.0 56 ffff\0" \
438 "pci1err=setenv a e0008; run pcierr\0" \
439 "pci1errc=setenv a e0008; run pcierrc\0"
440#else
441#define PCI_ENV ""
442#endif
443
444#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
445#define PCIE_ENV \
446 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
447 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
448 "pcie1regs=setenv a e000a; run pciereg\0" \
449 "pcie2regs=setenv a e0009; run pciereg\0" \
450 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
451 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
452 "pci d $b.0 130 1\0" \
453 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
454 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
455 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
456 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
457 "pcie1err=setenv a e000a; run pcieerr\0" \
458 "pcie2err=setenv a e0009; run pcieerr\0" \
459 "pcie1errc=setenv a e000a; run pcieerrc\0" \
460 "pcie2errc=setenv a e0009; run pcieerrc\0"
461#else
462#define PCIE_ENV ""
463#endif
464
465#define DMA_ENV \
466 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
467 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
468 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
469 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
470 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
471 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
472 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
473 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
474
York Sun98698c32007-10-29 13:57:53 -0500475#ifdef ENV_DEBUG
Jon Loeliger3b971c92007-10-16 15:26:51 -0500476#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200477"netdev=eth0\0" \
478"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
479"tftpflash=tftpboot $loadaddr $uboot; " \
480 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
481 " +$filesize; " \
482 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
483 " +$filesize; " \
484 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
485 " $filesize; " \
486 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
487 " +$filesize; " \
488 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
489 " $filesize\0" \
490"consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500491"ramdiskaddr=0x18000000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200492"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500493"fdtaddr=0x17c00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200494"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
495"bdev=sda3\0" \
496"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
497"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
498"maxcpus=1" \
499"eoi=mw e00400b0 0\0" \
500"iack=md e00400a0 1\0" \
501"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500502 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
503 "md ${a}f00 5\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200504"ddr1regs=setenv a e0002; run ddrreg\0" \
505"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500506 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
507 "md ${a}e60 1; md ${a}ef0 1d\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200508"guregs=setenv a e00e0; run gureg\0" \
509"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
510"mcmregs=setenv a e0001; run mcmreg\0" \
511"diuregs=md e002c000 1d\0" \
512"dium=mw e002c01c\0" \
513"diuerr=md e002c014 1\0" \
514"pmregs=md e00e1000 2b\0" \
515"lawregs=md e0000c08 4b\0" \
516"lbcregs=md e0005000 36\0" \
517"dma0regs=md e0021100 12\0" \
518"dma1regs=md e0021180 12\0" \
519"dma2regs=md e0021200 12\0" \
520"dma3regs=md e0021280 12\0" \
Jon Loeliger3b971c92007-10-16 15:26:51 -0500521 PCI_ENV \
522 PCIE_ENV \
523 DMA_ENV
York Sun98698c32007-10-29 13:57:53 -0500524#else
Marek Vasut0b3176c2012-09-23 17:41:24 +0200525#define CONFIG_EXTRA_ENV_SETTINGS \
526 "netdev=eth0\0" \
527 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
528 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500529 "ramdiskaddr=0x18000000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200530 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500531 "fdtaddr=0x17c00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200532 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
533 "bdev=sda3\0"
York Sun98698c32007-10-29 13:57:53 -0500534#endif
Jon Loeliger3b971c92007-10-16 15:26:51 -0500535
536#define CONFIG_NFSBOOTCOMMAND \
537 "setenv bootargs root=/dev/nfs rw " \
538 "nfsroot=$serverip:$rootpath " \
539 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
540 "console=$consoledev,$baudrate $othbootargs;" \
541 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600542 "tftp $fdtaddr $fdtfile;" \
543 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500544
545#define CONFIG_RAMBOOTCOMMAND \
546 "setenv bootargs root=/dev/ram rw " \
547 "console=$consoledev,$baudrate $othbootargs;" \
548 "tftp $ramdiskaddr $ramdiskfile;" \
549 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600550 "tftp $fdtaddr $fdtfile;" \
551 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500552
553#define CONFIG_BOOTCOMMAND \
554 "setenv bootargs root=/dev/$bdev rw " \
555 "console=$consoledev,$baudrate $othbootargs;" \
556 "tftp $loadaddr $bootfile;" \
Jon Loeliger6bb38c42008-01-04 12:07:27 -0600557 "tftp $fdtaddr $fdtfile;" \
558 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3b971c92007-10-16 15:26:51 -0500559
560#endif /* __CONFIG_H */