blob: a0d776166d0242861475a7c8a06fcc9d2ebd55f2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#ifndef _ASM_ARCH_HARDWARE_H
8#define _ASM_ARCH_HARDWARE_H
9
Siva Durga Prasad Paladugu937ad762015-11-17 14:30:09 +053010#define ARASAN_NAND_BASEADDR 0xFF100000
11
Siva Durga Prasad Paladugu4628c502017-07-13 19:01:11 +053012#define ZYNQMP_TCM_BASE_ADDR 0xFFE00000
13#define ZYNQMP_TCM_SIZE 0x40000
14
Michal Simek04b7e622015-01-15 10:01:51 +010015#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
16#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
Michal Simek3eb32de2016-08-15 09:41:36 +020017#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0
18#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8
19
20#define PS_MODE0 BIT(0)
21#define PS_MODE1 BIT(1)
22#define PS_MODE2 BIT(2)
23#define PS_MODE3 BIT(3)
Michal Simek04b7e622015-01-15 10:01:51 +010024
Michal Simek29b9b712018-05-17 14:06:06 +020025#define RESET_REASON_DEBUG_SYS BIT(6)
26#define RESET_REASON_SOFT BIT(5)
27#define RESET_REASON_SRST BIT(4)
28#define RESET_REASON_PSONLY BIT(3)
29#define RESET_REASON_PMU BIT(2)
30#define RESET_REASON_INTERNAL BIT(1)
31#define RESET_REASON_EXTERNAL BIT(0)
32
Michal Simek04b7e622015-01-15 10:01:51 +010033struct crlapb_regs {
Michal Simek58f865f2015-04-15 13:36:40 +020034 u32 reserved0[36];
35 u32 cpu_r5_ctrl; /* 0x90 */
36 u32 reserved1[37];
Michal Simek04b7e622015-01-15 10:01:51 +010037 u32 timestamp_ref_ctrl; /* 0x128 */
Michal Simek58f865f2015-04-15 13:36:40 +020038 u32 reserved2[53];
Michal Simek04b7e622015-01-15 10:01:51 +010039 u32 boot_mode; /* 0x200 */
Michal Simek29b9b712018-05-17 14:06:06 +020040 u32 reserved3_0[7];
41 u32 reset_reason; /* 0x220 */
42 u32 reserved3_1[6];
Michal Simek58f865f2015-04-15 13:36:40 +020043 u32 rst_lpd_top; /* 0x23C */
Michal Simek3eb32de2016-08-15 09:41:36 +020044 u32 reserved4[4];
45 u32 boot_pin_ctrl; /* 0x250 */
46 u32 reserved5[21];
Michal Simek04b7e622015-01-15 10:01:51 +010047};
48
49#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
50
Michal Simekc23d3f82015-11-05 08:34:35 +010051#define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
Michal Simek04b7e622015-01-15 10:01:51 +010052#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
53#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
54
Michal Simekc23d3f82015-11-05 08:34:35 +010055struct iou_scntr_secure {
56 u32 counter_control_register;
57 u32 reserved0[7];
58 u32 base_frequency_id_register;
59};
60
61#define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
62
Michal Simek04b7e622015-01-15 10:01:51 +010063/* Bootmode setting values */
64#define BOOT_MODES_MASK 0x0000000F
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053065#define QSPI_MODE_24BIT 0x00000001
66#define QSPI_MODE_32BIT 0x00000002
Michal Simek108e1842015-10-05 10:51:12 +020067#define SD_MODE 0x00000003 /* sd 0 */
68#define SD_MODE1 0x00000005 /* sd 1 */
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053069#define NAND_MODE 0x00000004
Michal Simek02d66cd2015-04-15 15:02:28 +020070#define EMMC_MODE 0x00000006
Michal Simek203a9442016-04-29 13:00:10 +020071#define USB_MODE 0x00000007
Siva Durga Prasad Paladugu29a77d22016-09-21 11:45:05 +053072#define SD1_LSHFT_MODE 0x0000000E /* SD1 Level shifter */
Michal Simek04b7e622015-01-15 10:01:51 +010073#define JTAG_MODE 0x00000000
Michal Simek94ddcaa2016-08-30 16:17:27 +020074#define BOOT_MODE_USE_ALT 0x100
75#define BOOT_MODE_ALT_SHIFT 12
Michal Simek2740d372016-10-26 09:24:32 +020076/* SW secondary boot modes 0xa - 0xd */
77#define SW_USBHOST_MODE 0x0000000A
78#define SW_SATA_MODE 0x0000000B
Michal Simek04b7e622015-01-15 10:01:51 +010079
Michal Simekf2e373f2015-07-22 09:27:11 +020080#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
81
82struct iou_slcr_regs {
83 u32 mio_pin[78];
84 u32 reserved[442];
85};
86
87#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
88
Michal Simek58f865f2015-04-15 13:36:40 +020089#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
90
91struct rpu_regs {
92 u32 rpu_glbl_ctrl;
93 u32 reserved0[63];
94 u32 rpu0_cfg; /* 0x100 */
95 u32 reserved1[63];
96 u32 rpu1_cfg; /* 0x200 */
97};
98
99#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
100
101#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
102
103struct crfapb_regs {
104 u32 reserved0[65];
105 u32 rst_fpd_apu; /* 0x104 */
106 u32 reserved1;
107};
108
109#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
110
111#define ZYNQMP_APU_BASEADDR 0xFD5C0000
112
113struct apu_regs {
114 u32 reserved0[16];
115 u32 rvbar_addr0_l; /* 0x40 */
116 u32 rvbar_addr0_h; /* 0x44 */
117 u32 reserved1[20];
118};
119
120#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
121
Michal Simek04b7e622015-01-15 10:01:51 +0100122/* Board version value */
Michal Simekc23d3f82015-11-05 08:34:35 +0100123#define ZYNQMP_CSU_BASEADDR 0xFFCA0000
Michal Simek04b7e622015-01-15 10:01:51 +0100124#define ZYNQMP_CSU_VERSION_SILICON 0x0
Michal Simek04b7e622015-01-15 10:01:51 +0100125#define ZYNQMP_CSU_VERSION_QEMU 0x3
126
Michal Simek50d8cef2017-08-22 14:58:53 +0200127#define ZYNQMP_CSU_VERSION_EMPTY_SHIFT 20
128
Michal Simekc23d3f82015-11-05 08:34:35 +0100129#define ZYNQMP_SILICON_VER_MASK 0xF000
130#define ZYNQMP_SILICON_VER_SHIFT 12
131
132struct csu_regs {
133 u32 reserved0[17];
134 u32 version;
135};
136
137#define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
138
Michal Simek456e4542017-01-09 10:05:16 +0100139#define ZYNQMP_PMU_BASEADDR 0xFFD80000
140
141struct pmu_regs {
142 u32 reserved[18];
143 u32 gen_storage6; /* 0x48 */
144};
145
146#define pmu_base ((struct pmu_regs *)ZYNQMP_PMU_BASEADDR)
147
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530148#define ZYNQMP_CSU_IDCODE_ADDR 0xFFCA0040
149#define ZYNQMP_CSU_VER_ADDR 0xFFCA0044
150
Michal Simek04b7e622015-01-15 10:01:51 +0100151#endif /* _ASM_ARCH_HARDWARE_H */