blob: e223988b7d977049585889bc4b2783458b37a3de [file] [log] [blame]
Michal Simek04b7e622015-01-15 10:01:51 +01001/*
2 * (C) Copyright 2014 - 2015 Xilinx, Inc.
3 * Michal Simek <michal.simek@xilinx.com>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _ASM_ARCH_HARDWARE_H
9#define _ASM_ARCH_HARDWARE_H
10
Michal Simekc68918e2015-07-23 12:03:55 +020011#define ZYNQ_GEM_BASEADDR0 0xFF0B0000
12#define ZYNQ_GEM_BASEADDR1 0xFF0C0000
13#define ZYNQ_GEM_BASEADDR2 0xFF0D0000
14#define ZYNQ_GEM_BASEADDR3 0xFF0E0000
15
Siva Durga Prasad Paladugu32b7dba2015-04-15 11:48:48 +053016#define ZYNQ_SPI_BASEADDR0 0xFF040000
17#define ZYNQ_SPI_BASEADDR1 0xFF050000
18
Siva Durga Prasad Paladugu055792a2015-03-03 15:01:44 +053019#define ZYNQ_I2C_BASEADDR0 0xFF020000
20#define ZYNQ_I2C_BASEADDR1 0xFF030000
21
Siva Durga Prasad Paladugu937ad762015-11-17 14:30:09 +053022#define ARASAN_NAND_BASEADDR 0xFF100000
23
Michal Simekb216cc12015-07-23 13:27:40 +020024#define ZYNQMP_SATA_BASEADDR 0xFD0C0000
25
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +053026#define ZYNQMP_USB0_XHCI_BASEADDR 0xFE200000
27#define ZYNQMP_USB1_XHCI_BASEADDR 0xFE300000
28
Michal Simek04b7e622015-01-15 10:01:51 +010029#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
30#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
31
32struct crlapb_regs {
Michal Simek58f865f2015-04-15 13:36:40 +020033 u32 reserved0[36];
34 u32 cpu_r5_ctrl; /* 0x90 */
35 u32 reserved1[37];
Michal Simek04b7e622015-01-15 10:01:51 +010036 u32 timestamp_ref_ctrl; /* 0x128 */
Michal Simek58f865f2015-04-15 13:36:40 +020037 u32 reserved2[53];
Michal Simek04b7e622015-01-15 10:01:51 +010038 u32 boot_mode; /* 0x200 */
Michal Simek58f865f2015-04-15 13:36:40 +020039 u32 reserved3[14];
40 u32 rst_lpd_top; /* 0x23C */
41 u32 reserved4[26];
Michal Simek04b7e622015-01-15 10:01:51 +010042};
43
44#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
45
Michal Simekc23d3f82015-11-05 08:34:35 +010046#define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
Michal Simek04b7e622015-01-15 10:01:51 +010047#define ZYNQMP_IOU_SCNTR 0xFF250000
48#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
49#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
50
51struct iou_scntr {
52 u32 counter_control_register;
53 u32 reserved0[7];
54 u32 base_frequency_id_register;
55};
56
57#define iou_scntr ((struct iou_scntr *)ZYNQMP_IOU_SCNTR)
58
Michal Simekc23d3f82015-11-05 08:34:35 +010059struct iou_scntr_secure {
60 u32 counter_control_register;
61 u32 reserved0[7];
62 u32 base_frequency_id_register;
63};
64
65#define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
66
Michal Simek04b7e622015-01-15 10:01:51 +010067/* Bootmode setting values */
68#define BOOT_MODES_MASK 0x0000000F
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053069#define QSPI_MODE_24BIT 0x00000001
70#define QSPI_MODE_32BIT 0x00000002
Michal Simek108e1842015-10-05 10:51:12 +020071#define SD_MODE 0x00000003 /* sd 0 */
72#define SD_MODE1 0x00000005 /* sd 1 */
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053073#define NAND_MODE 0x00000004
Michal Simek02d66cd2015-04-15 15:02:28 +020074#define EMMC_MODE 0x00000006
Michal Simek04b7e622015-01-15 10:01:51 +010075#define JTAG_MODE 0x00000000
76
Michal Simekf2e373f2015-07-22 09:27:11 +020077#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
78
79struct iou_slcr_regs {
80 u32 mio_pin[78];
81 u32 reserved[442];
82};
83
84#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
85
Michal Simek58f865f2015-04-15 13:36:40 +020086#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
87
88struct rpu_regs {
89 u32 rpu_glbl_ctrl;
90 u32 reserved0[63];
91 u32 rpu0_cfg; /* 0x100 */
92 u32 reserved1[63];
93 u32 rpu1_cfg; /* 0x200 */
94};
95
96#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
97
98#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
99
100struct crfapb_regs {
101 u32 reserved0[65];
102 u32 rst_fpd_apu; /* 0x104 */
103 u32 reserved1;
104};
105
106#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
107
108#define ZYNQMP_APU_BASEADDR 0xFD5C0000
109
110struct apu_regs {
111 u32 reserved0[16];
112 u32 rvbar_addr0_l; /* 0x40 */
113 u32 rvbar_addr0_h; /* 0x44 */
114 u32 reserved1[20];
115};
116
117#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
118
Michal Simek04b7e622015-01-15 10:01:51 +0100119/* Board version value */
Michal Simekc23d3f82015-11-05 08:34:35 +0100120#define ZYNQMP_CSU_BASEADDR 0xFFCA0000
Michal Simek04b7e622015-01-15 10:01:51 +0100121#define ZYNQMP_CSU_VERSION_SILICON 0x0
122#define ZYNQMP_CSU_VERSION_EP108 0x1
Michal Simek0ca55572015-04-15 14:59:19 +0200123#define ZYNQMP_CSU_VERSION_VELOCE 0x2
Michal Simek04b7e622015-01-15 10:01:51 +0100124#define ZYNQMP_CSU_VERSION_QEMU 0x3
125
Michal Simekc23d3f82015-11-05 08:34:35 +0100126#define ZYNQMP_SILICON_VER_MASK 0xF000
127#define ZYNQMP_SILICON_VER_SHIFT 12
128
129struct csu_regs {
130 u32 reserved0[17];
131 u32 version;
132};
133
134#define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
135
Michal Simek04b7e622015-01-15 10:01:51 +0100136#endif /* _ASM_ARCH_HARDWARE_H */