Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2016 Peng Fan <van.freenix@gmail.com> |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 6 | #include <malloc.h> |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 7 | #include <mapmem.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 8 | #include <asm/global_data.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 9 | #include <dm/device_compat.h> |
Simon Glass | d66c5f7 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 10 | #include <dm/devres.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 11 | #include <linux/bitops.h> |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 12 | #include <linux/io.h> |
| 13 | #include <linux/err.h> |
Simon Glass | 11c89f3 | 2017-05-17 17:18:03 -0600 | [diff] [blame] | 14 | #include <dm.h> |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 15 | #include <dm/pinctrl.h> |
| 16 | |
| 17 | #include "pinctrl-imx.h" |
| 18 | |
| 19 | DECLARE_GLOBAL_DATA_PTR; |
| 20 | |
Marek Vasut | 964d87c | 2025-01-24 15:50:56 +0100 | [diff] [blame^] | 21 | int imx_pinctrl_set_state_common(struct udevice *dev, struct udevice *config, |
| 22 | int pin_size, u32 **pin_data, int *npins) |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 23 | { |
Tim Harvey | adf72e0 | 2024-10-23 13:28:52 -0700 | [diff] [blame] | 24 | ofnode node = dev_ofnode(config); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 25 | const struct fdt_property *prop; |
Marek Vasut | 964d87c | 2025-01-24 15:50:56 +0100 | [diff] [blame^] | 26 | int size; |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 27 | |
| 28 | dev_dbg(dev, "%s: %s\n", __func__, config->name); |
| 29 | |
Tim Harvey | adf72e0 | 2024-10-23 13:28:52 -0700 | [diff] [blame] | 30 | prop = ofnode_get_property(node, "fsl,pins", &size); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 31 | if (!prop) { |
| 32 | dev_err(dev, "No fsl,pins property in node %s\n", config->name); |
| 33 | return -EINVAL; |
| 34 | } |
| 35 | |
| 36 | if (!size || size % pin_size) { |
| 37 | dev_err(dev, "Invalid fsl,pins property in node %s\n", |
| 38 | config->name); |
| 39 | return -EINVAL; |
| 40 | } |
| 41 | |
Marek Vasut | 964d87c | 2025-01-24 15:50:56 +0100 | [diff] [blame^] | 42 | *pin_data = devm_kzalloc(dev, size, 0); |
| 43 | if (!*pin_data) |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 44 | return -ENOMEM; |
| 45 | |
Marek Vasut | 964d87c | 2025-01-24 15:50:56 +0100 | [diff] [blame^] | 46 | if (ofnode_read_u32_array(node, "fsl,pins", *pin_data, size >> 2)) { |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 47 | dev_err(dev, "Error reading pin data.\n"); |
Marek Vasut | 964d87c | 2025-01-24 15:50:56 +0100 | [diff] [blame^] | 48 | devm_kfree(dev, *pin_data); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 49 | return -EINVAL; |
| 50 | } |
| 51 | |
Marek Vasut | 964d87c | 2025-01-24 15:50:56 +0100 | [diff] [blame^] | 52 | *npins = size / pin_size; |
| 53 | |
| 54 | return 0; |
| 55 | } |
| 56 | |
| 57 | int imx_pinctrl_set_state_mmio(struct udevice *dev, struct udevice *config) |
| 58 | { |
| 59 | struct imx_pinctrl_priv *priv = dev_get_priv(dev); |
| 60 | struct imx_pinctrl_soc_info *info = priv->info; |
| 61 | u32 mux_shift = info->mux_mask ? ffs(info->mux_mask) - 1 : 0; |
| 62 | u32 input_val, mux_mode, config_val; |
| 63 | int mux_reg, conf_reg, input_reg; |
| 64 | int npins, pin_size; |
| 65 | int i, j = 0, ret; |
| 66 | u32 *pin_data; |
| 67 | |
| 68 | if (info->flags & IMX8_USE_SCU) |
| 69 | pin_size = SHARE_IMX8_PIN_SIZE; |
| 70 | else if (info->flags & SHARE_MUX_CONF_REG) |
| 71 | pin_size = SHARE_FSL_PIN_SIZE; |
| 72 | else |
| 73 | pin_size = FSL_PIN_SIZE; |
| 74 | |
| 75 | ret = imx_pinctrl_set_state_common(dev, config, pin_size, |
| 76 | &pin_data, &npins); |
| 77 | if (ret) |
| 78 | return ret; |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 79 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 80 | if (info->flags & IMX8_USE_SCU) { |
| 81 | imx_pinctrl_scu_conf_pins(info, pin_data, npins); |
| 82 | } else { |
| 83 | /* |
| 84 | * Refer to linux documentation for details: |
| 85 | * Documentation/devicetree/bindings/pinctrl/fsl,imx-pinctrl.txt |
| 86 | */ |
| 87 | for (i = 0; i < npins; i++) { |
| 88 | mux_reg = pin_data[j++]; |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 89 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 90 | if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg) |
| 91 | mux_reg = -1; |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 92 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 93 | if (info->flags & SHARE_MUX_CONF_REG) { |
| 94 | conf_reg = mux_reg; |
| 95 | } else { |
| 96 | conf_reg = pin_data[j++]; |
| 97 | if (!(info->flags & ZERO_OFFSET_VALID) && |
| 98 | !conf_reg) |
| 99 | conf_reg = -1; |
| 100 | } |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 101 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 102 | if ((mux_reg == -1) || (conf_reg == -1)) { |
| 103 | dev_err(dev, "Error mux_reg or conf_reg\n"); |
| 104 | devm_kfree(dev, pin_data); |
| 105 | return -EINVAL; |
| 106 | } |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 107 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 108 | input_reg = pin_data[j++]; |
| 109 | mux_mode = pin_data[j++]; |
| 110 | input_val = pin_data[j++]; |
| 111 | config_val = pin_data[j++]; |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 112 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 113 | dev_dbg(dev, "mux_reg 0x%x, conf_reg 0x%x, " |
| 114 | "input_reg 0x%x, mux_mode 0x%x, " |
| 115 | "input_val 0x%x, config_val 0x%x\n", |
| 116 | mux_reg, conf_reg, input_reg, mux_mode, |
| 117 | input_val, config_val); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 118 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 119 | if (config_val & IMX_PAD_SION) |
| 120 | mux_mode |= IOMUXC_CONFIG_SION; |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 121 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 122 | config_val &= ~IMX_PAD_SION; |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 123 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 124 | /* Set Mux */ |
| 125 | if (info->flags & SHARE_MUX_CONF_REG) { |
| 126 | clrsetbits_le32(info->base + mux_reg, |
| 127 | info->mux_mask, |
| 128 | mux_mode << mux_shift); |
| 129 | } else { |
| 130 | writel(mux_mode, info->base + mux_reg); |
| 131 | } |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 132 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 133 | dev_dbg(dev, "write mux: offset 0x%x val 0x%x\n", |
| 134 | mux_reg, mux_mode); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 135 | |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 136 | /* |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 137 | * Set select input |
| 138 | * |
| 139 | * If the select input value begins with 0xff, |
| 140 | * it's a quirky select input and the value should |
| 141 | * be interpreted as below. |
| 142 | * 31 23 15 7 0 |
| 143 | * | 0xff | shift | width | select | |
| 144 | * It's used to work around the problem that the |
| 145 | * select input for some pin is not implemented in |
| 146 | * the select input register but in some general |
| 147 | * purpose register. We encode the select input |
| 148 | * value, width and shift of the bit field into |
| 149 | * input_val cell of pin function ID in device tree, |
| 150 | * and then decode them here for setting up the select |
| 151 | * input bits in general purpose register. |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 152 | */ |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 153 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 154 | if (input_val >> 24 == 0xff) { |
| 155 | u32 val = input_val; |
| 156 | u8 select = val & 0xff; |
| 157 | u8 width = (val >> 8) & 0xff; |
| 158 | u8 shift = (val >> 16) & 0xff; |
| 159 | u32 mask = ((1 << width) - 1) << shift; |
| 160 | /* |
| 161 | * The input_reg[i] here is actually some |
| 162 | * IOMUXC general purpose register, not |
| 163 | * regular select input register. |
| 164 | */ |
| 165 | val = readl(info->base + input_reg); |
| 166 | val &= ~mask; |
| 167 | val |= select << shift; |
| 168 | writel(val, info->base + input_reg); |
| 169 | } else if (input_reg) { |
| 170 | /* |
| 171 | * Regular select input register can never be |
| 172 | * at offset 0, and we only print register |
| 173 | * value for regular case. |
| 174 | */ |
| 175 | if (info->input_sel_base) |
| 176 | writel(input_val, |
| 177 | info->input_sel_base + |
| 178 | input_reg); |
| 179 | else |
| 180 | writel(input_val, |
| 181 | info->base + input_reg); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 182 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 183 | dev_dbg(dev, "select_input: offset 0x%x val " |
| 184 | "0x%x\n", input_reg, input_val); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 185 | } |
| 186 | |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 187 | /* Set config */ |
| 188 | if (!(config_val & IMX_NO_PAD_CTL)) { |
| 189 | if (info->flags & SHARE_MUX_CONF_REG) { |
| 190 | clrsetbits_le32(info->base + conf_reg, |
| 191 | ~info->mux_mask, |
| 192 | config_val); |
| 193 | } else { |
| 194 | writel(config_val, |
| 195 | info->base + conf_reg); |
| 196 | } |
| 197 | |
| 198 | dev_dbg(dev, "write config: offset 0x%x val " |
| 199 | "0x%x\n", conf_reg, config_val); |
| 200 | } |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 201 | } |
| 202 | } |
| 203 | |
Peng Fan | de91c16 | 2017-05-11 17:34:14 +0800 | [diff] [blame] | 204 | devm_kfree(dev, pin_data); |
| 205 | |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 206 | return 0; |
| 207 | } |
| 208 | |
Marek Vasut | f19a47f | 2025-01-24 15:50:54 +0100 | [diff] [blame] | 209 | int imx_pinctrl_probe_common(struct udevice *dev) |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 210 | { |
Marek Vasut | c894e13 | 2025-01-24 15:50:53 +0100 | [diff] [blame] | 211 | struct imx_pinctrl_soc_info *info = |
| 212 | (struct imx_pinctrl_soc_info *)dev_get_driver_data(dev); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 213 | struct imx_pinctrl_priv *priv = dev_get_priv(dev); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 214 | |
| 215 | if (!info) { |
| 216 | dev_err(dev, "wrong pinctrl info\n"); |
| 217 | return -EINVAL; |
| 218 | } |
| 219 | |
| 220 | priv->dev = dev; |
| 221 | priv->info = info; |
| 222 | |
Marek Vasut | f19a47f | 2025-01-24 15:50:54 +0100 | [diff] [blame] | 223 | return 0; |
| 224 | } |
| 225 | |
| 226 | int imx_pinctrl_probe_mmio(struct udevice *dev) |
| 227 | { |
| 228 | struct imx_pinctrl_soc_info *info = |
| 229 | (struct imx_pinctrl_soc_info *)dev_get_driver_data(dev); |
| 230 | struct imx_pinctrl_priv *priv = dev_get_priv(dev); |
| 231 | struct ofnode_phandle_args arg; |
| 232 | ofnode node = dev_ofnode(dev); |
| 233 | fdt_addr_t addr; |
| 234 | fdt_size_t size; |
| 235 | int ret; |
| 236 | |
| 237 | ret = imx_pinctrl_probe_common(dev); |
| 238 | if (ret) |
| 239 | return ret; |
Peng Fan | e84d11f | 2018-10-18 14:28:28 +0200 | [diff] [blame] | 240 | |
Jesse Taube | 3f9a808 | 2025-01-16 22:00:48 -0500 | [diff] [blame] | 241 | addr = ofnode_get_addr_size_index(node, 0, &size); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 242 | if (addr == FDT_ADDR_T_NONE) |
| 243 | return -EINVAL; |
| 244 | |
| 245 | info->base = map_sysmem(addr, size); |
| 246 | if (!info->base) |
| 247 | return -ENOMEM; |
| 248 | priv->info = info; |
| 249 | |
Jesse Taube | 3f9a808 | 2025-01-16 22:00:48 -0500 | [diff] [blame] | 250 | info->mux_mask = ofnode_read_u32_default(node, "fsl,mux_mask", 0); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 251 | /* |
| 252 | * Refer to linux documentation for details: |
| 253 | * Documentation/devicetree/bindings/pinctrl/fsl,imx7d-pinctrl.txt |
| 254 | */ |
Tim Harvey | adf72e0 | 2024-10-23 13:28:52 -0700 | [diff] [blame] | 255 | if (ofnode_read_bool(node, "fsl,input-sel")) { |
| 256 | ret = ofnode_parse_phandle_with_args(node, "fsl,input-sel", |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 257 | NULL, 0, 0, &arg); |
| 258 | if (ret) { |
| 259 | dev_err(dev, "iomuxc fsl,input-sel property not found\n"); |
| 260 | return -EINVAL; |
| 261 | } |
| 262 | |
Tim Harvey | adf72e0 | 2024-10-23 13:28:52 -0700 | [diff] [blame] | 263 | addr = ofnode_get_addr_size(arg.node, "reg", &size); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 264 | if (addr == FDT_ADDR_T_NONE) |
| 265 | return -EINVAL; |
| 266 | |
| 267 | info->input_sel_base = map_sysmem(addr, size); |
| 268 | if (!info->input_sel_base) |
| 269 | return -ENOMEM; |
| 270 | } |
| 271 | |
Stefan Agner | d5675e0 | 2016-10-05 15:27:04 -0700 | [diff] [blame] | 272 | dev_dbg(dev, "initialized IMX pinctrl driver\n"); |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 273 | |
| 274 | return 0; |
| 275 | } |
| 276 | |
Marek Vasut | a81f0d6 | 2025-01-24 15:50:55 +0100 | [diff] [blame] | 277 | int imx_pinctrl_remove_mmio(struct udevice *dev) |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 278 | { |
| 279 | struct imx_pinctrl_priv *priv = dev_get_priv(dev); |
| 280 | struct imx_pinctrl_soc_info *info = priv->info; |
| 281 | |
Peng Fan | e2fd36cc | 2016-02-03 10:06:07 +0800 | [diff] [blame] | 282 | if (info->input_sel_base) |
| 283 | unmap_sysmem(info->input_sel_base); |
| 284 | if (info->base) |
| 285 | unmap_sysmem(info->base); |
| 286 | |
| 287 | return 0; |
| 288 | } |