blob: 02b8f91d339a3b4cbe86ca0cf1b97ba04abec7d9 [file] [log] [blame]
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +01001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2005-2007
6 * Modified for InterControl digsyMTC MPC5200 board by
7 * Frank Bodammer, GCD Hard- & Software GmbH,
8 * frank.bodammer@gcd-solutions.de
9 *
10 * (C) Copyright 2009 Semihalf
11 * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020013 * SPDX-License-Identifier: GPL-2.0+
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +010014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/*
20 * High Level Configuration Options
21 */
22
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090023#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +010024#define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
Anatolij Gustschin87623552014-10-21 13:47:04 +020025#define CONFIG_DISPLAY_BOARDINFO
26#define CONFIG_SYS_GENERIC_BOARD
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +010027
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020028/*
29 * Valid values for CONFIG_SYS_TEXT_BASE are:
30 * 0xFFF00000 boot high (standard configuration)
31 * 0xFE000000 boot low
32 * 0x00100000 boot from RAM (for testing only)
33 */
34#ifndef CONFIG_SYS_TEXT_BASE
35#define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
36#endif
37
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +010038#define CONFIG_SYS_MPC5XXX_CLKIN 33000000
39
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +010040#define CONFIG_SYS_CACHELINE_SIZE 32
41
42/*
43 * Serial console configuration
44 */
45#define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
46#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
47#define CONFIG_SYS_BAUDRATE_TABLE \
48 { 9600, 19200, 38400, 57600, 115200, 230400 }
49
50/*
51 * PCI Mapping:
52 * 0x40000000 - 0x4fffffff - PCI Memory
53 * 0x50000000 - 0x50ffffff - PCI IO Space
54 */
55#define CONFIG_PCI 1
56#define CONFIG_PCI_PNP 1
57#define CONFIG_PCI_SCAN_SHOW 1
Anatolij Gustschine963a732011-10-13 05:19:17 +000058#define CONFIG_PCI_BOOTDELAY 250
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +010059
60#define CONFIG_PCI_MEM_BUS 0x40000000
61#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
62#define CONFIG_PCI_MEM_SIZE 0x10000000
63
64#define CONFIG_PCI_IO_BUS 0x50000000
65#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
66#define CONFIG_PCI_IO_SIZE 0x01000000
67
68/*
69 * Partitions
70 */
71#define CONFIG_DOS_PARTITION
72#define CONFIG_BZIP2
73
74/*
Anatolij Gustschin0abdd6b2011-05-29 21:16:20 +000075 * Video
76 */
77#define CONFIG_VIDEO
78
79#ifdef CONFIG_VIDEO
80#define CONFIG_VIDEO_MB862xx
81#define CONFIG_VIDEO_MB862xx_ACCEL
82#define CONFIG_VIDEO_CORALP
83#define CONFIG_CFB_CONSOLE
84#define CONFIG_VIDEO_LOGO
Anatolij Gustschindcd51b82011-07-16 10:26:50 +000085#define CONFIG_VIDEO_BMP_LOGO
Anatolij Gustschin0abdd6b2011-05-29 21:16:20 +000086#define CONFIG_VIDEO_SW_CURSOR
87#define CONFIG_VGA_AS_SINGLE_DEVICE
88#define CONFIG_SYS_CONSOLE_IS_IN_ENV
89#define CONFIG_SPLASH_SCREEN
90#define CONFIG_VIDEO_BMP_GZIP
91#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
92
93/* Coral-PA clock frequency, geo and other both 133MHz */
94#define CONFIG_SYS_MB862xx_CCF 0x00050000
95/* Video SDRAM parameters */
96#define CONFIG_SYS_MB862xx_MMR 0x11d7fa72
97#endif
98
99/*
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100100 * Command line configuration.
101 */
Anatolij Gustschin0abdd6b2011-05-29 21:16:20 +0000102#ifdef CONFIG_VIDEO
103#define CONFIG_CMD_BMP
104#endif
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100105#define CONFIG_CMD_CACHE
106#define CONFIG_CMD_DATE
107#define CONFIG_CMD_DHCP
108#define CONFIG_CMD_DIAG
109#define CONFIG_CMD_EEPROM
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100110#define CONFIG_CMD_EXT2
111#define CONFIG_CMD_FAT
112#define CONFIG_CMD_I2C
113#define CONFIG_CMD_IDE
114#define CONFIG_CMD_IRQ
115#define CONFIG_CMD_MII
116#define CONFIG_CMD_PCI
117#define CONFIG_CMD_PING
118#define CONFIG_CMD_REGINFO
119#define CONFIG_CMD_SAVES
Grzegorz Bernacki89d90332009-06-12 11:33:53 +0200120#define CONFIG_CMD_SPI
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100121#define CONFIG_CMD_USB
122
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200123#if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100124#define CONFIG_SYS_LOWBOOT 1
125#endif
126
127/*
128 * Autobooting
129 */
130#define CONFIG_BOOTDELAY 1
131
132#undef CONFIG_BOOTARGS
133
Detlev Zundel91af5b12009-08-05 18:37:45 +0200134#define CONFIG_EXTRA_ENV_SETTINGS \
135 "fw_image=digsyMPC.img\0" \
136 "mtcb_start=mtc led diag orange; run mtcb_1\0" \
137 "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
138 "do mtc led $x; done\0" \
139 "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
140 "else run mtcb_fw; fi\0" \
141 "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
142 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
143 "mtcb_update=mtc led user1 orange;" \
144 "while mtc key; do ; done; run mtcb_2;\0" \
145 "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
146 "mtcb_usb1=if fatload usb 0 400000 script.img; " \
147 "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
148 "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
149 "then run mtcb_dousb; else run mtcb_ide; fi\0" \
150 "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
151 "run mtcb_wait_flickr mtcb_ds_1;\0" \
152 "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
153 "source 400000; else run mtcb_error; fi\0" \
154 "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
155 "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
156 "else run mtcb_error; fi\0" \
157 "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
158 "run mtcb_checkfw\0" \
159 "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
160 "else run mtcb_error; fi\0" \
161 "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
162 "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
163 "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
164 "mtcb_uledflckr=mtc led user1 orange 11\0" \
165 "mtcb_error=mtc led user1 red\0" \
166 "mtcb_clear=erase ff000000 ff0fffff\0" \
167 "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
168 "mtcb_success=mtc led user1 green\0" \
169 "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
170 "then run mtcb_doide; else run mtcb_error; fi\0" \
171 "mtcb_doide=mtc led user2 green 1;" \
172 "run mtcb_wait_flickr mtcb_di_1;\0" \
173 "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
174 "else run mtcb_error; fi\0" \
175 "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
176 "ramdisk_num_sector=16\0" \
177 "flash_base=ff000000\0" \
178 "flashdisk_size=e00000\0" \
179 "env_sector=fff60000\0" \
180 "flashdisk_start=ff100000\0" \
181 "load_cmd=tftp 400000 digsyMPC.img\0" \
182 "clear_cmd=erase ff000000 ff0fffff\0" \
183 "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
184 "update_cmd=run load_cmd; " \
185 "iminfo 400000; " \
186 "run clear_cmd flash_cmd; " \
187 "iminfo ff000000\0" \
188 "spi_driver=yes\0" \
189 "spi_watchdog=no\0" \
190 "ftps_start=yes\0" \
191 "ftps_user1=admin\0" \
192 "ftps_pass1=admin\0" \
193 "ftps_base1=/\0" \
194 "ftps_home1=/\0" \
195 "plc_sio_srv=no\0" \
196 "plc_sio_baud=57600\0" \
197 "plc_sio_parity=no\0" \
198 "plc_sio_stop=1\0" \
199 "plc_sio_com=2\0" \
200 "plc_eth_srv=yes\0" \
201 "plc_eth_port=1200\0" \
202 "plc_root=/ide/\0" \
203 "diag_level=0\0" \
204 "webvisu=no\0" \
205 "plc_can1_routing=no\0" \
206 "plc_can1_baudrate=250\0" \
207 "plc_can2_routing=no\0" \
208 "plc_can2_baudrate=250\0" \
209 "plc_can3_routing=no\0" \
210 "plc_can3_baudrate=250\0" \
211 "plc_can4_routing=no\0" \
212 "plc_can4_baudrate=250\0" \
213 "netdev=eth0\0" \
214 "console=ttyPSC0\0" \
215 "kernel_addr_r=400000\0" \
216 "fdt_addr_r=600000\0" \
217 "nfsargs=setenv bootargs root=/dev/nfs rw " \
218 "nfsroot=${serverip}:${rootpath}\0" \
219 "addip=setenv bootargs ${bootargs} " \
220 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
221 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100222 "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
Detlev Zundel91af5b12009-08-05 18:37:45 +0200223 "rootpath=/opt/eldk/ppc_6xx\0" \
224 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
225 "tftp ${fdt_addr_r} ${fdt_file};" \
226 "run nfsargs addip addcons;" \
227 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
228 "load=tftp 200000 ${u-boot}\0" \
229 "update=protect off FFF00000 +${filesize};" \
230 "erase FFF00000 +${filesize};" \
231 "cp.b 200000 FFF00000 ${filesize};" \
232 "protect on FFF00000 +${filesize}\0" \
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100233 ""
234
Detlev Zundel91af5b12009-08-05 18:37:45 +0200235#define CONFIG_BOOTCOMMAND "run mtcb_start"
236
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100237/*
Grzegorz Bernacki89d90332009-06-12 11:33:53 +0200238 * SPI configuration
239 */
240#define CONFIG_HARD_SPI 1
241#define CONFIG_MPC52XX_SPI 1
242
243/*
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100244 * I2C configuration
245 */
246#define CONFIG_HARD_I2C 1
247#define CONFIG_SYS_I2C_MODULE 1
248#define CONFIG_SYS_I2C_SPEED 100000
249#define CONFIG_SYS_I2C_SLAVE 0x7F
250
251/*
252 * EEPROM configuration
253 */
254#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
255#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
256#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
257#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
258
259/*
260 * RTC configuration
261 */
Heiko Schocher13f805e2011-01-13 08:25:00 +0100262#if defined(CONFIG_DIGSY_REV5)
263#define CONFIG_SYS_I2C_RTC_ADDR 0x56
264#define CONFIG_RTC_RV3029
Heiko Schocher30484962011-03-28 09:24:23 +0200265/* Enable 5k Ohm trickle charge resistor */
266#define CONFIG_SYS_RV3029_TCR 0x20
Heiko Schocher13f805e2011-01-13 08:25:00 +0100267#else
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100268#define CONFIG_RTC_DS1337
269#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Werner Pfister0e0a0682009-09-21 14:49:56 +0200270#define CONFIG_SYS_DS1339_TCR_VAL 0xAB /* diode + 4k resistor */
Heiko Schocher13f805e2011-01-13 08:25:00 +0100271#endif
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100272
273/*
274 * Flash configuration
275 */
276#define CONFIG_SYS_FLASH_CFI 1
277#define CONFIG_FLASH_CFI_DRIVER 1
278
Heiko Schocher13f805e2011-01-13 08:25:00 +0100279#if defined(CONFIG_DIGSY_REV5)
280#define CONFIG_SYS_FLASH_BASE 0xFE000000
281#define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
282#define CONFIG_SYS_MAX_FLASH_BANKS 2
Heiko Schochere9ef3f42011-01-21 07:23:35 +0100283#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
284 CONFIG_SYS_FLASH_BASE_CS1}
Heiko Schocher13f805e2011-01-13 08:25:00 +0100285#define CONFIG_SYS_UPDATE_FLASH_SIZE
286#define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
287#else
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100288#define CONFIG_SYS_FLASH_BASE 0xFF000000
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100289#define CONFIG_SYS_MAX_FLASH_BANKS 1
Heiko Schocher13f805e2011-01-13 08:25:00 +0100290#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
291#endif
292
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100293#define CONFIG_SYS_MAX_FLASH_SECT 256
294#define CONFIG_FLASH_16BIT
295#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Heiko Schocher13f805e2011-01-13 08:25:00 +0100296#define CONFIG_SYS_FLASH_SIZE 0x01000000
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100297#define CONFIG_SYS_FLASH_ERASE_TOUT 240000
298#define CONFIG_SYS_FLASH_WRITE_TOUT 500
299
300#define CONFIG_OF_LIBFDT 1
301#define CONFIG_OF_BOARD_SETUP 1
302
303#define OF_CPU "PowerPC,5200@0"
304#define OF_SOC "soc5200@f0000000"
305#define OF_TBCLK (bd->bi_busfreq / 4)
306
307#define CONFIG_BOARD_EARLY_INIT_R
308#define CONFIG_MISC_INIT_R
309
310/*
311 * Environment settings
312 */
313#define CONFIG_ENV_IS_IN_FLASH 1
314#if defined(CONFIG_LOWBOOT)
315#define CONFIG_ENV_ADDR 0xFF060000
316#else /* CONFIG_LOWBOOT */
317#define CONFIG_ENV_ADDR 0xFFF60000
318#endif /* CONFIG_LOWBOOT */
319#define CONFIG_ENV_SIZE 0x10000
320#define CONFIG_ENV_SECT_SIZE 0x20000
321#define CONFIG_ENV_OVERWRITE 1
322
323/*
324 * Memory map
325 */
326#define CONFIG_SYS_MBAR 0xF0000000
327#define CONFIG_SYS_SDRAM_BASE 0x00000000
328#if !defined(CONFIG_SYS_LOWBOOT)
329#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
330#else
331#define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
332#endif
333
334/*
335 * Use SRAM until RAM will be available
336 */
337#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200338#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100339
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100340#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200341 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100342#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
343
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200344#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100345#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
346#define CONFIG_SYS_RAMBOOT 1
347#endif
348
349#define CONFIG_SYS_MONITOR_LEN (256 << 10)
350#define CONFIG_SYS_MALLOC_LEN (4096 << 10)
351#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
352
353/*
354 * Ethernet configuration
355 */
356#define CONFIG_MPC5xxx_FEC 1
357#define CONFIG_MPC5xxx_FEC_MII100
Heiko Schocherb5ea4082011-04-03 20:10:20 +0000358#if defined(CONFIG_DIGSY_REV5)
359#define CONFIG_PHY_ADDR 0x01
360#else
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100361#define CONFIG_PHY_ADDR 0x00
Heiko Schocherb5ea4082011-04-03 20:10:20 +0000362#endif
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100363#define CONFIG_PHY_RESET_DELAY 1000
364
365#define CONFIG_NETCONSOLE /* include NetConsole support */
366
367/*
368 * GPIO configuration
Grzegorz Bernacki5784b5a2009-06-12 11:33:55 +0200369 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
370 * Bit 0 (mask 0x80000000) : 0x1
371 * SPI on Tmr2/3/4/5 pins
372 * Bit 2:3 (mask 0x30000000) : 0x2
373 * ATA cs0/1 on csb_4/5
374 * Bit 6:7 (mask 0x03000000) : 0x2
375 * Ethernet 100Mbit with MD
376 * Bits 12:15 (mask 0x000f0000): 0x5
377 * USB - Two UARTs
378 * Bits 18:19 (mask 0x00003000) : 0x2
379 * PSC3 - USB2 on PSC3
380 * Bits 20:23 (mask 0x00000f00) : 0x1
381 * PSC2 - CAN1&2 on PSC2 pins
382 * Bits 25:27 (mask 0x00000070) : 0x1
383 * PSC1 - AC97 functionality
384 * Bits 29:31 (mask 0x00000007) : 0x2
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100385 */
386#define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
387
388/*
389 * Miscellaneous configurable options
390 */
391#define CONFIG_SYS_LONGHELP
392#define CONFIG_AUTO_COMPLETE 1
Grzegorz Bernackic49aacf2009-06-17 16:20:14 +0200393#define CONFIG_CMDLINE_EDITING 1
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100394#define CONFIG_SYS_HUSH_PARSER
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100395
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100396#define CONFIG_LOOPW 1
397#define CONFIG_MX_CYCLIC 1
398#define CONFIG_ZERO_BOOTDELAY_CHECK
399
400#define CONFIG_SYS_CBSIZE 1024
401#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
402#define CONFIG_SYS_MAXARGS 32
403#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
404
405#define CONFIG_SYS_ALT_MEMTEST
406#define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
407#define CONFIG_SYS_MEMTEST_START 0x00010000
408#define CONFIG_SYS_MEMTEST_END 0x019fffff
409
410#define CONFIG_SYS_LOAD_ADDR 0x00100000
411
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100412/*
413 * Various low-level settings
414 */
415#define CONFIG_SYS_SDRAM_CS1 1
416#define CONFIG_SYS_XLB_PIPELINING 1
417
418#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
419#define CONFIG_SYS_HID0_FINAL HID0_ICE
420
421#if defined(CONFIG_SYS_LOWBOOT)
422#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
423#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
424#define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
425#endif
426
427#define CONFIG_SYS_CS4_START 0x60000000
428#define CONFIG_SYS_CS4_SIZE 0x1000
429#define CONFIG_SYS_CS4_CFG 0x0008FC00
430
431#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
432#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
433#define CONFIG_SYS_CS0_CFG 0x0002DD00
434
Heiko Schocher13f805e2011-01-13 08:25:00 +0100435#if defined(CONFIG_DIGSY_REV5)
436#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
437#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
438#define CONFIG_SYS_CS1_CFG 0x0002DD00
439#endif
440
Grzegorz Bernackiafc9d6d2009-03-17 10:06:40 +0100441#define CONFIG_SYS_CS_BURST 0x00000000
442#define CONFIG_SYS_CS_DEADCYCLE 0x11111111
443
444#if !defined(CONFIG_SYS_LOWBOOT)
445#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
446#else
447#define CONFIG_SYS_RESET_ADDRESS 0xff000100
448#endif
449
450/*
451 * USB
452 */
453#define CONFIG_USB_OHCI_NEW
454#define CONFIG_SYS_OHCI_BE_CONTROLLER
455#define CONFIG_USB_STORAGE
456
457#define CONFIG_USB_CLOCK 0x00013333
458#define CONFIG_USB_CONFIG 0x00002000
459
460#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
461#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
462#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
463#define CONFIG_SYS_USB_OHCI_CPU_INIT
464
465/*
466 * IDE/ATA
467 */
468#define CONFIG_IDE_RESET
469#define CONFIG_IDE_PREINIT
470
471#define CONFIG_SYS_ATA_CS_ON_I2C2
472#define CONFIG_SYS_IDE_MAXBUS 1
473#define CONFIG_SYS_IDE_MAXDEVICE 1
474
475#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
476#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
477#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
478#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
479#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
480#define CONFIG_SYS_ATA_STRIDE 4
481
482#define CONFIG_ATAPI 1
483#define CONFIG_LBA48 1
484
485#endif /* __CONFIG_H */