blob: 36c69b94de90530daf8155a02e0ef6c8a0c0e865 [file] [log] [blame]
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +05301/*
York Sun38d948a2014-03-27 17:54:48 -07002 * Copyright 2013-2014 Freescale Semiconductor, Inc.
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +05303 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * T1040 QDS board configuration file
28 */
29#define CONFIG_T1040QDS
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053030
31#ifdef CONFIG_RAMBOOT_PBL
32#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
33#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090034#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t1040qds/t1040_pbi.cfg
35#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t1040qds/t1040_rcw.cfg
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053036#endif
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE
40#define CONFIG_E500 /* BOOKE e500 family */
41#define CONFIG_E500MC /* BOOKE e500mc family */
42#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053043#define CONFIG_MP /* support multiple processors */
44
Tang Yuantian5c63df02014-04-17 15:33:44 +080045/* support deep sleep */
46#define CONFIG_DEEP_SLEEP
tang yuantian10871092014-12-18 10:20:07 +080047#if defined(CONFIG_DEEP_SLEEP)
tang yuantian10871092014-12-18 10:20:07 +080048#define CONFIG_BOARD_EARLY_INIT_F
49#endif
Tang Yuantian5c63df02014-04-17 15:33:44 +080050
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053051#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053052#define CONFIG_SYS_TEXT_BASE 0xeff40000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053053#endif
54
55#ifndef CONFIG_RESET_VECTOR_ADDRESS
56#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
57#endif
58
59#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
60#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
61#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta12af67f2014-10-15 11:35:31 +053062#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053063#define CONFIG_PCI /* Enable PCI/PCIE */
64#define CONFIG_PCI_INDIRECT_BRIDGE
Robert P. J. Daya8099812016-05-03 19:52:49 -040065#define CONFIG_PCIE1 /* PCIE controller 1 */
66#define CONFIG_PCIE2 /* PCIE controller 2 */
67#define CONFIG_PCIE3 /* PCIE controller 3 */
68#define CONFIG_PCIE4 /* PCIE controller 4 */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +053069
70#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
71#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
72
73#define CONFIG_FSL_LAW /* Use common FSL init code */
74
75#define CONFIG_ENV_OVERWRITE
76
77#ifdef CONFIG_SYS_NO_FLASH
78#define CONFIG_ENV_IS_NOWHERE
79#else
80#define CONFIG_FLASH_CFI_DRIVER
81#define CONFIG_SYS_FLASH_CFI
82#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
83#endif
84
85#ifndef CONFIG_SYS_NO_FLASH
86#if defined(CONFIG_SPIFLASH)
87#define CONFIG_SYS_EXTRA_ENV_RELOC
88#define CONFIG_ENV_IS_IN_SPI_FLASH
89#define CONFIG_ENV_SPI_BUS 0
90#define CONFIG_ENV_SPI_CS 0
91#define CONFIG_ENV_SPI_MAX_HZ 10000000
92#define CONFIG_ENV_SPI_MODE 0
93#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
94#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
95#define CONFIG_ENV_SECT_SIZE 0x10000
96#elif defined(CONFIG_SDCARD)
97#define CONFIG_SYS_EXTRA_ENV_RELOC
98#define CONFIG_ENV_IS_IN_MMC
99#define CONFIG_SYS_MMC_ENV_DEV 0
100#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530101#define CONFIG_ENV_OFFSET (512 * 1658)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530102#elif defined(CONFIG_NAND)
103#define CONFIG_SYS_EXTRA_ENV_RELOC
104#define CONFIG_ENV_IS_IN_NAND
105#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530106#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530107#else
108#define CONFIG_ENV_IS_IN_FLASH
109#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
110#define CONFIG_ENV_SIZE 0x2000
111#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
112#endif
113#else /* CONFIG_SYS_NO_FLASH */
114#define CONFIG_ENV_SIZE 0x2000
115#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
116#endif
117
118#ifndef __ASSEMBLY__
119unsigned long get_board_sys_clk(void);
120unsigned long get_board_ddr_clk(void);
121#endif
122
123#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
124#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
125
126/*
127 * These can be toggled for performance analysis, otherwise use default.
128 */
129#define CONFIG_SYS_CACHE_STASHING
130#define CONFIG_BACKSIDE_L2_CACHE
131#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
132#define CONFIG_BTB /* toggle branch predition */
133#define CONFIG_DDR_ECC
134#ifdef CONFIG_DDR_ECC
135#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
136#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
137#endif
138
139#define CONFIG_ENABLE_36BIT_PHYS
140
141#define CONFIG_ADDR_MAP
142#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
143
144#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
145#define CONFIG_SYS_MEMTEST_END 0x00400000
146#define CONFIG_SYS_ALT_MEMTEST
147#define CONFIG_PANIC_HANG /* do not reset board on panic */
148
149/*
150 * Config the L3 Cache as L3 SRAM
151 */
152#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
153
154#define CONFIG_SYS_DCSRBAR 0xf0000000
155#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
156
157/* EEPROM */
158#define CONFIG_ID_EEPROM
159#define CONFIG_SYS_I2C_EEPROM_NXID
160#define CONFIG_SYS_EEPROM_BUS_NUM 0
161#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
162#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
163#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
164#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
165
166/*
167 * DDR Setup
168 */
169#define CONFIG_VERY_BIG_RAM
170#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
171#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
172
173/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
174#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jaincb217162014-01-03 11:24:55 +0530175#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530176
177#define CONFIG_DDR_SPD
York Sun38d948a2014-03-27 17:54:48 -0700178#ifndef CONFIG_SYS_FSL_DDR4
York Sunf0626592013-09-30 09:22:09 -0700179#define CONFIG_SYS_FSL_DDR3
York Sun38d948a2014-03-27 17:54:48 -0700180#endif
York Sun04c6ace2014-10-27 11:45:11 -0700181#define CONFIG_FSL_DDR_INTERACTIVE
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530182
183#define CONFIG_SYS_SPD_BUS_NUM 0
184#define SPD_EEPROM_ADDRESS 0x51
185
186#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
187
188/*
189 * IFC Definitions
190 */
191#define CONFIG_SYS_FLASH_BASE 0xe0000000
192#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
193
194#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
195#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
196 + 0x8000000) | \
197 CSPR_PORT_SIZE_16 | \
198 CSPR_MSEL_NOR | \
199 CSPR_V)
200#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
201#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
202 CSPR_PORT_SIZE_16 | \
203 CSPR_MSEL_NOR | \
204 CSPR_V)
205#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530206
207/*
208 * TDM Definition
209 */
210#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
211
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530212/* NOR Flash Timing Params */
213#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
214#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
215 FTIM0_NOR_TEADC(0x5) | \
216 FTIM0_NOR_TEAHC(0x5))
217#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
218 FTIM1_NOR_TRAD_NOR(0x1A) |\
219 FTIM1_NOR_TSEQRAD_NOR(0x13))
220#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
221 FTIM2_NOR_TCH(0x4) | \
222 FTIM2_NOR_TWPH(0x0E) | \
223 FTIM2_NOR_TWP(0x1c))
224#define CONFIG_SYS_NOR_FTIM3 0x0
225
226#define CONFIG_SYS_FLASH_QUIET_TEST
227#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
228
229#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
230#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
231#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
232#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
233
234#define CONFIG_SYS_FLASH_EMPTY_INFO
235#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
236 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
237#define CONFIG_FSL_QIXIS /* use common QIXIS code */
238#define QIXIS_BASE 0xffdf0000
239#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
240#define QIXIS_LBMAP_SWITCH 0x06
241#define QIXIS_LBMAP_MASK 0x0f
242#define QIXIS_LBMAP_SHIFT 0
243#define QIXIS_LBMAP_DFLTBANK 0x00
244#define QIXIS_LBMAP_ALTBANK 0x04
245#define QIXIS_RST_CTL_RESET 0x31
246#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
247#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
248#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Prabhakar Kushwaha692256a2013-12-26 12:40:55 +0530249#define QIXIS_RST_FORCE_MEM 0x01
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530250
251#define CONFIG_SYS_CSPR3_EXT (0xf)
252#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
253 | CSPR_PORT_SIZE_8 \
254 | CSPR_MSEL_GPCM \
255 | CSPR_V)
256#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
257#define CONFIG_SYS_CSOR3 0x0
258/* QIXIS Timing parameters for IFC CS3 */
259#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
260 FTIM0_GPCM_TEADC(0x0e) | \
261 FTIM0_GPCM_TEAHC(0x0e))
262#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
263 FTIM1_GPCM_TRAD(0x3f))
264#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Prabhakar Kushwaha7e0464d2013-12-12 12:09:01 +0530265 FTIM2_GPCM_TCH(0x8) | \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530266 FTIM2_GPCM_TWP(0x1f))
267#define CONFIG_SYS_CS3_FTIM3 0x0
268
269#define CONFIG_NAND_FSL_IFC
270#define CONFIG_SYS_NAND_BASE 0xff800000
271#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
272
273#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
274#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
275 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
276 | CSPR_MSEL_NAND /* MSEL = NAND */ \
277 | CSPR_V)
278#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
279
280#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
281 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
282 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
283 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
284 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
285 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
286 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
287
288#define CONFIG_SYS_NAND_ONFI_DETECTION
289
290/* ONFI NAND Flash mode0 Timing Params */
291#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
292 FTIM0_NAND_TWP(0x18) | \
293 FTIM0_NAND_TWCHT(0x07) | \
294 FTIM0_NAND_TWH(0x0a))
295#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
296 FTIM1_NAND_TWBE(0x39) | \
297 FTIM1_NAND_TRR(0x0e) | \
298 FTIM1_NAND_TRP(0x18))
299#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
300 FTIM2_NAND_TREH(0x0a) | \
301 FTIM2_NAND_TWHRE(0x1e))
302#define CONFIG_SYS_NAND_FTIM3 0x0
303
304#define CONFIG_SYS_NAND_DDR_LAW 11
305#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
306#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530307#define CONFIG_CMD_NAND
308
309#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
310
311#if defined(CONFIG_NAND)
312#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
313#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
314#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
315#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
316#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
317#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
318#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
319#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
320#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
321#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
322#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
323#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
324#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
325#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
326#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
327#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
328#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
329#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
330#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
331#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
332#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
333#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
334#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
335#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
336#else
337#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
338#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
339#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
340#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
341#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
342#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
343#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
344#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
345#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
346#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
347#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
348#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
349#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
350#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
351#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
352#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
353#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
354#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
355#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
356#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
357#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
358#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
359#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
360#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
361#endif
362
363#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
364
365#if defined(CONFIG_RAMBOOT_PBL)
366#define CONFIG_SYS_RAMBOOT
367#endif
368
369#define CONFIG_BOARD_EARLY_INIT_R
370#define CONFIG_MISC_INIT_R
371
372#define CONFIG_HWCONFIG
373
374/* define to use L1 as initial stack */
375#define CONFIG_L1_INIT_RAM
376#define CONFIG_SYS_INIT_RAM_LOCK
377#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
378#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700379#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530380/* The assembler doesn't like typecast */
381#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
382 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
383 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
384#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
385
386#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
387 GENERATED_GBL_DATA_SIZE)
388#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
389
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530390#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530391#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530392
393/* Serial Port - controlled on board with jumper J8
394 * open - index 2
395 * shorted - index 1
396 */
397#define CONFIG_CONS_INDEX 1
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530398#define CONFIG_SYS_NS16550_SERIAL
399#define CONFIG_SYS_NS16550_REG_SIZE 1
400#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
401
402#define CONFIG_SYS_BAUDRATE_TABLE \
403 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
404
405#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
406#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
407#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
408#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530409
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530410/* Video */
411#define CONFIG_FSL_DIU_FB
412#ifdef CONFIG_FSL_DIU_FB
Wang Dongsheng9fdaa5c2014-03-19 10:47:55 +0800413#define CONFIG_FSL_DIU_CH7301
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530414#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530415#define CONFIG_CMD_BMP
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530416#define CONFIG_VIDEO_LOGO
417#define CONFIG_VIDEO_BMP_LOGO
418#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
419/*
420 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
421 * disable empty flash sector detection, which is I/O-intensive.
422 */
423#undef CONFIG_SYS_FLASH_EMPTY_INFO
424#endif
425
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530426/* I2C */
427#define CONFIG_SYS_I2C
428#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Priyanka Jaincb217162014-01-03 11:24:55 +0530429#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800430#define CONFIG_SYS_FSL_I2C2_SPEED 50000
431#define CONFIG_SYS_FSL_I2C3_SPEED 50000
432#define CONFIG_SYS_FSL_I2C4_SPEED 50000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530433#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530434#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800435#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
436#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530437#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800438#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
439#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
440#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530441
442#define I2C_MUX_PCA_ADDR 0x77
443#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
444
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530445/* I2C bus multiplexer */
446#define I2C_MUX_CH_DEFAULT 0x8
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530447#define I2C_MUX_CH_DIU 0xC
448
449/* LDI/DVI Encoder for display */
450#define CONFIG_SYS_I2C_LDI_ADDR 0x38
451#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530452
453/*
454 * RTC configuration
455 */
456#define RTC
457#define CONFIG_RTC_DS3231 1
458#define CONFIG_SYS_I2C_RTC_ADDR 0x68
459
460/*
461 * eSPI - Enhanced SPI
462 */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530463#define CONFIG_SF_DEFAULT_SPEED 10000000
464#define CONFIG_SF_DEFAULT_MODE 0
465
466/*
467 * General PCI
468 * Memory space is mapped 1-1, but I/O space must start from 0.
469 */
470
471#ifdef CONFIG_PCI
472/* controller 1, direct to uli, tgtid 3, Base address 20000 */
473#ifdef CONFIG_PCIE1
474#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
475#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
476#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
477#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
478#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
479#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
480#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
481#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
482#endif
483
484/* controller 2, Slot 2, tgtid 2, Base address 201000 */
485#ifdef CONFIG_PCIE2
486#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
487#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
488#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
489#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
490#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
491#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
492#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
493#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
494#endif
495
496/* controller 3, Slot 1, tgtid 1, Base address 202000 */
497#ifdef CONFIG_PCIE3
498#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
499#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
500#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
501#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
502#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
503#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
504#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
505#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
506#endif
507
508/* controller 4, Base address 203000 */
509#ifdef CONFIG_PCIE4
510#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
511#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
512#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
513#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
514#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
515#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
516#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
517#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
518#endif
519
520#define CONFIG_PCI_PNP /* do pci plug-and-play */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530521
522#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
523#define CONFIG_DOS_PARTITION
524#endif /* CONFIG_PCI */
525
526/* SATA */
527#define CONFIG_FSL_SATA_V2
528#ifdef CONFIG_FSL_SATA_V2
529#define CONFIG_LIBATA
530#define CONFIG_FSL_SATA
531
532#define CONFIG_SYS_SATA_MAX_DEVICE 2
533#define CONFIG_SATA1
534#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
535#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
536#define CONFIG_SATA2
537#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
538#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
539
540#define CONFIG_LBA48
541#define CONFIG_CMD_SATA
542#define CONFIG_DOS_PARTITION
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530543#endif
544
545/*
546* USB
547*/
548#define CONFIG_HAS_FSL_DR_USB
549
550#ifdef CONFIG_HAS_FSL_DR_USB
551#define CONFIG_USB_EHCI
552
553#ifdef CONFIG_USB_EHCI
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530554#define CONFIG_USB_EHCI_FSL
555#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530556#endif
557#endif
558
559#define CONFIG_MMC
560
561#ifdef CONFIG_MMC
562#define CONFIG_FSL_ESDHC
Yangbo Lu73f66522015-09-17 10:27:38 +0800563#define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530564#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530565#define CONFIG_GENERIC_MMC
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530566#define CONFIG_DOS_PARTITION
Yangbo Lu74b29542015-09-17 10:27:27 +0800567#define CONFIG_FSL_ESDHC_ADAPTER_IDENT
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530568#endif
569
570/* Qman/Bman */
571#ifndef CONFIG_NOBQFMAN
572#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500573#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530574#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
575#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
576#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500577#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
578#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
579#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
580#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
581#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
582 CONFIG_SYS_BMAN_CENA_SIZE)
583#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
584#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500585#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530586#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
587#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
588#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500589#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
590#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
591#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
592#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
593#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
594 CONFIG_SYS_QMAN_CENA_SIZE)
595#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
596#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530597
598#define CONFIG_SYS_DPAA_FMAN
599#define CONFIG_SYS_DPAA_PME
600
Zhao Qiang433e0af2014-03-21 16:21:46 +0800601#define CONFIG_QE
602#define CONFIG_U_QE
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530603/* Default address of microcode for the Linux Fman driver */
604#if defined(CONFIG_SPIFLASH)
605/*
606 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
607 * env, so we got 0x110000.
608 */
609#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800610#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530611#elif defined(CONFIG_SDCARD)
612/*
613 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530614 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
615 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530616 */
617#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800618#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530619#elif defined(CONFIG_NAND)
620#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800621#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530622#else
623#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800624#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Zhao Qiang433e0af2014-03-21 16:21:46 +0800625#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530626#endif
627#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
628#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
629#endif /* CONFIG_NOBQFMAN */
630
631#ifdef CONFIG_SYS_DPAA_FMAN
632#define CONFIG_FMAN_ENET
633#define CONFIG_PHYLIB_10G
634#define CONFIG_PHY_VITESSE
635#define CONFIG_PHY_REALTEK
636#define CONFIG_PHY_TERANETICS
637#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
638#define SGMII_CARD_PORT2_PHY_ADDR 0x10
639#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
640#define SGMII_CARD_PORT4_PHY_ADDR 0x11
641#endif
642
643#ifdef CONFIG_FMAN_ENET
Prabhakar Kushwahae70cd8d2014-01-27 15:55:20 +0530644#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x01
645#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x02
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530646
647#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
648#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
649#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
650#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
651
652#define CONFIG_MII /* MII PHY management */
653#define CONFIG_ETHPRIME "FM1@DTSEC1"
654#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
655#endif
656
Codrin Ciubotariua2d39cb2015-01-21 11:54:11 +0200657/* Enable VSC9953 L2 Switch driver */
658#define CONFIG_VSC9953
Codrin Ciubotariub786d692016-03-14 13:46:51 +0200659#define CONFIG_CMD_ETHSW
Codrin Ciubotariua2d39cb2015-01-21 11:54:11 +0200660#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x14
661#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x18
662
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530663/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530664 * Dynamic MTD Partition support with mtdparts
665 */
666#ifndef CONFIG_SYS_NO_FLASH
667#define CONFIG_MTD_DEVICE
668#define CONFIG_MTD_PARTITIONS
669#define CONFIG_CMD_MTDPARTS
670#define CONFIG_FLASH_CFI_MTD
671#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
672 "spi0=spife110000.0"
673#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
674 "128k(dtb),96m(fs),-(user);"\
675 "fff800000.flash:2m(uboot),9m(kernel),"\
676 "128k(dtb),96m(fs),-(user);spife110000.0:" \
677 "2m(uboot),9m(kernel),128k(dtb),-(user)"
678#endif
679
680/*
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530681 * Environment
682 */
683#define CONFIG_LOADS_ECHO /* echo on for serial download */
684#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
685
686/*
687 * Command line configuration.
688 */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530689#define CONFIG_CMD_DATE
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530690#define CONFIG_CMD_EEPROM
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530691#define CONFIG_CMD_ERRATA
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530692#define CONFIG_CMD_IRQ
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530693#define CONFIG_CMD_REGINFO
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530694
695#ifdef CONFIG_PCI
696#define CONFIG_CMD_PCI
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530697#endif
698
Ruchika Gupta12af67f2014-10-15 11:35:31 +0530699/* Hash command with SHA acceleration supported in hardware */
700#ifdef CONFIG_FSL_CAAM
701#define CONFIG_CMD_HASH
702#define CONFIG_SHA_HW_ACCEL
703#endif
704
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530705/*
706 * Miscellaneous configurable options
707 */
708#define CONFIG_SYS_LONGHELP /* undef to save memory */
709#define CONFIG_CMDLINE_EDITING /* Command-line editing */
710#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
711#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530712#ifdef CONFIG_CMD_KGDB
713#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
714#else
715#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
716#endif
717#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
718#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
719#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530720
721/*
722 * For booting Linux, the board info and command line data
723 * have to be in the first 64 MB of memory, since this is
724 * the maximum mapped by the Linux kernel during initialization.
725 */
726#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
727#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
728
729#ifdef CONFIG_CMD_KGDB
730#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530731#endif
732
733/*
734 * Environment Configuration
735 */
736#define CONFIG_ROOTPATH "/opt/nfsroot"
737#define CONFIG_BOOTFILE "uImage"
738#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
739
740/* default location for tftp and bootm */
741#define CONFIG_LOADADDR 1000000
742
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530743
744#define CONFIG_BAUDRATE 115200
745
746#define __USB_PHY_TYPE utmi
747
748#define CONFIG_EXTRA_ENV_SETTINGS \
York Sun04c6ace2014-10-27 11:45:11 -0700749 "hwconfig=fsl_ddr:bank_intlv=auto;" \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530750 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
751 "netdev=eth0\0" \
Priyanka Jain456c6fe2014-02-26 16:11:53 +0530752 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530753 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
754 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
755 "tftpflash=tftpboot $loadaddr $uboot && " \
756 "protect off $ubootaddr +$filesize && " \
757 "erase $ubootaddr +$filesize && " \
758 "cp.b $loadaddr $ubootaddr $filesize && " \
759 "protect on $ubootaddr +$filesize && " \
760 "cmp.b $loadaddr $ubootaddr $filesize\0" \
761 "consoledev=ttyS0\0" \
762 "ramdiskaddr=2000000\0" \
763 "ramdiskfile=t1040qds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500764 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530765 "fdtfile=t1040qds/t1040qds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500766 "bdev=sda3\0"
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530767
768#define CONFIG_LINUX \
769 "setenv bootargs root=/dev/ram rw " \
770 "console=$consoledev,$baudrate $othbootargs;" \
771 "setenv ramdiskaddr 0x02000000;" \
772 "setenv fdtaddr 0x00c00000;" \
773 "setenv loadaddr 0x1000000;" \
774 "bootm $loadaddr $ramdiskaddr $fdtaddr"
775
776#define CONFIG_HDBOOT \
777 "setenv bootargs root=/dev/$bdev rw " \
778 "console=$consoledev,$baudrate $othbootargs;" \
779 "tftp $loadaddr $bootfile;" \
780 "tftp $fdtaddr $fdtfile;" \
781 "bootm $loadaddr - $fdtaddr"
782
783#define CONFIG_NFSBOOTCOMMAND \
784 "setenv bootargs root=/dev/nfs rw " \
785 "nfsroot=$serverip:$rootpath " \
786 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
787 "console=$consoledev,$baudrate $othbootargs;" \
788 "tftp $loadaddr $bootfile;" \
789 "tftp $fdtaddr $fdtfile;" \
790 "bootm $loadaddr - $fdtaddr"
791
792#define CONFIG_RAMBOOTCOMMAND \
793 "setenv bootargs root=/dev/ram rw " \
794 "console=$consoledev,$baudrate $othbootargs;" \
795 "tftp $ramdiskaddr $ramdiskfile;" \
796 "tftp $loadaddr $bootfile;" \
797 "tftp $fdtaddr $fdtfile;" \
798 "bootm $loadaddr $ramdiskaddr $fdtaddr"
799
800#define CONFIG_BOOTCOMMAND CONFIG_LINUX
801
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530802#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530803
Prabhakar Kushwaha768e1202013-09-12 11:11:28 +0530804#endif /* __CONFIG_H */