blob: b922b2d30ea0f98bde84cf015bcdec33623585c8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Tom Warren112a1882011-04-14 12:18:06 +00002/*
Tom Warrenab0cc6b2015-03-04 16:36:00 -07003 * (C) Copyright 2010-2015
Tom Warren112a1882011-04-14 12:18:06 +00004 * NVIDIA Corporation <www.nvidia.com>
Tom Warren112a1882011-04-14 12:18:06 +00005 */
6#include <asm/types.h>
Tom Rini2f8362d2024-04-30 07:35:31 -06007#include <asm/arch-tegra/tegra.h>
Tom Warren112a1882011-04-14 12:18:06 +00008
9/* Stabilization delays, in usec */
Tom Warren61c6d0e2012-12-11 13:34:15 +000010#define PLL_STABILIZATION_DELAY (300)
Tom Warren112a1882011-04-14 12:18:06 +000011#define IO_STABILIZATION_DELAY (1000)
12
Tom Warren112a1882011-04-14 12:18:06 +000013#define PLLX_ENABLED (1 << 30)
14#define CCLK_BURST_POLICY 0x20008888
15#define SUPER_CCLK_DIVIDER 0x80000000
16
17/* Calculate clock fractional divider value from ref and target frequencies */
Tom Warren61c6d0e2012-12-11 13:34:15 +000018#define CLK_DIVIDER(REF, FREQ) ((((REF) * 2) / FREQ) - 2)
Tom Warren112a1882011-04-14 12:18:06 +000019
20/* Calculate clock frequency value from reference and clock divider value */
Tom Warren61c6d0e2012-12-11 13:34:15 +000021#define CLK_FREQUENCY(REF, REG) (((REF) * 2) / (REG + 2))
Tom Warren112a1882011-04-14 12:18:06 +000022
23/* AVP/CPU ID */
24#define PG_UP_TAG_0_PID_CPU 0x55555555 /* CPU aka "a9" aka "mpcore" */
Tom Warren61c6d0e2012-12-11 13:34:15 +000025#define PG_UP_TAG_0 0x0
Tom Warren112a1882011-04-14 12:18:06 +000026
Tom Warren61c6d0e2012-12-11 13:34:15 +000027/* AP base physical address of internal SRAM */
28#define NV_PA_BASE_SRAM 0x40000000
Tom Warren112a1882011-04-14 12:18:06 +000029
30#define EXCEP_VECTOR_CPU_RESET_VECTOR (NV_PA_EVP_BASE + 0x100)
31#define CSITE_CPU_DBG0_LAR (NV_PA_CSITE_BASE + 0x10FB0)
32#define CSITE_CPU_DBG1_LAR (NV_PA_CSITE_BASE + 0x12FB0)
33
34#define FLOW_CTLR_HALT_COP_EVENTS (NV_PA_FLOW_BASE + 4)
35#define FLOW_MODE_STOP 2
36#define HALT_COP_EVENT_JTAG (1 << 28)
37#define HALT_COP_EVENT_IRQ_1 (1 << 11)
38#define HALT_COP_EVENT_FIQ_1 (1 << 9)
39
Simon Glassec8dab42011-11-05 03:56:50 +000040/* This is the main entry into U-Boot, used by the Cortex-A9 */
41extern void _start(void);
Simon Glass1fed82a2012-04-02 13:18:50 +000042
43/**
Tom Warren8b817112013-04-10 10:32:32 -070044 * Works out the SOC/SKU type used for clocks settings
Simon Glass1fed82a2012-04-02 13:18:50 +000045 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +010046 * Return: SOC type - see TEGRA_SOC...
Simon Glass1fed82a2012-04-02 13:18:50 +000047 */
Tom Warren8b817112013-04-10 10:32:32 -070048int tegra_get_chip_sku(void);
49
50/**
51 * Returns the pure SOC (chip ID) from the HIDREV register
52 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +010053 * Return: SOC ID - see CHIPID_TEGRAxx...
Tom Warren8b817112013-04-10 10:32:32 -070054 */
55int tegra_get_chip(void);
56
57/**
58 * Returns the SKU ID from the sku_info register
59 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +010060 * Return: SKU ID - see SKU_ID_Txx...
Tom Warren8b817112013-04-10 10:32:32 -070061 */
62int tegra_get_sku_info(void);
63
64/* Do any chip-specific cache config */
Tom Warren82b51342013-03-25 16:22:26 -070065void config_cache(void);
Bryan Wu97adb222014-06-24 11:45:29 +090066
Stephen Warren8d1fb312015-01-19 16:25:52 -070067#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
68bool tegra_cpu_is_non_secure(void);
69#endif