blob: 9c54fdea77ca32b6a57aab32a318335067908b2e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
TsiChungLiew876343b2007-08-05 04:11:20 -05002/*
3 * Freescale I2C Controller
4 *
5 * Copyright 2006 Freescale Semiconductor, Inc.
6 *
7 * Based on earlier versions by Gleb Natapov <gnatapov@mrv.com>,
8 * Xianghua Xiao <x.xiao@motorola.com>, Eran Liberty (liberty@freescale.com),
9 * and Jeff Brown.
10 * Some bits are taken from linux driver writen by adrian@humboldt.co.uk.
TsiChungLiew876343b2007-08-05 04:11:20 -050011 */
12
13#ifndef _ASM_FSL_I2C_H_
14#define _ASM_FSL_I2C_H_
15
16#include <asm/types.h>
17
mario.six@gdsys.cc7d43b4e2016-04-25 08:31:01 +020018typedef struct fsl_i2c_base {
TsiChungLiew876343b2007-08-05 04:11:20 -050019
20 u8 adr; /* I2C slave address */
21 u8 res0[3];
22#define I2C_ADR 0xFE
23#define I2C_ADR_SHIFT 1
24#define I2C_ADR_RES ~(I2C_ADR)
25
26 u8 fdr; /* I2C frequency divider register */
27 u8 res1[3];
28#define IC2_FDR 0x3F
29#define IC2_FDR_SHIFT 0
30#define IC2_FDR_RES ~(IC2_FDR)
31
32 u8 cr; /* I2C control redister */
33 u8 res2[3];
34#define I2C_CR_MEN 0x80
35#define I2C_CR_MIEN 0x40
36#define I2C_CR_MSTA 0x20
37#define I2C_CR_MTX 0x10
38#define I2C_CR_TXAK 0x08
39#define I2C_CR_RSTA 0x04
40#define I2C_CR_BCST 0x01
41
42 u8 sr; /* I2C status register */
43 u8 res3[3];
44#define I2C_SR_MCF 0x80
45#define I2C_SR_MAAS 0x40
46#define I2C_SR_MBB 0x20
47#define I2C_SR_MAL 0x10
48#define I2C_SR_BCSTM 0x08
49#define I2C_SR_SRW 0x04
50#define I2C_SR_MIF 0x02
51#define I2C_SR_RXAK 0x01
52
53 u8 dr; /* I2C data register */
54 u8 res4[3];
55#define I2C_DR 0xFF
56#define I2C_DR_SHIFT 0
57#define I2C_DR_RES ~(I2C_DR)
TsiChungLiew876343b2007-08-05 04:11:20 -050058} fsl_i2c_t;
59
60#endif /* _ASM_I2C_H_ */