blob: f5d40aa3023bc96f0d5345d9be0931df369c37c0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanddf89f92014-09-05 13:52:45 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Wang Huanddf89f92014-09-05 13:52:45 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Tang Yuantian8b160bc2015-05-14 17:20:28 +080010#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080011
Wang Huanddf89f92014-09-05 13:52:45 +080012#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
13#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
14
York Sun1006cad2015-04-29 10:35:35 -070015#define DDR_SDRAM_CFG 0x470c0008
16#define DDR_CS0_BNDS 0x008000bf
17#define DDR_CS0_CONFIG 0x80014302
18#define DDR_TIMING_CFG_0 0x50550004
19#define DDR_TIMING_CFG_1 0xbcb38c56
20#define DDR_TIMING_CFG_2 0x0040d120
21#define DDR_TIMING_CFG_3 0x010e1000
22#define DDR_TIMING_CFG_4 0x00000001
23#define DDR_TIMING_CFG_5 0x03401400
24#define DDR_SDRAM_CFG_2 0x00401010
25#define DDR_SDRAM_MODE 0x00061c60
26#define DDR_SDRAM_MODE_2 0x00180000
27#define DDR_SDRAM_INTERVAL 0x18600618
28#define DDR_DDR_WRLVL_CNTL 0x8655f605
29#define DDR_DDR_WRLVL_CNTL_2 0x05060607
30#define DDR_DDR_WRLVL_CNTL_3 0x05050505
31#define DDR_DDR_CDR1 0x80040000
32#define DDR_DDR_CDR2 0x00000001
33#define DDR_SDRAM_CLK_CNTL 0x02000000
34#define DDR_DDR_ZQ_CNTL 0x89080600
35#define DDR_CS0_CONFIG_2 0
36#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080037#define SDRAM_CFG2_D_INIT 0x00000010
38#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
39#define SDRAM_CFG2_FRC_SR 0x80000000
40#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070041
Alison Wang948c6092014-12-03 15:00:48 +080042#ifdef CONFIG_SD_BOOT
Udit Agarwal22ec2382019-11-07 16:11:32 +000043#ifdef CONFIG_NXP_ESBC
Sumit Garge2ca9432016-06-14 13:52:40 -040044/*
45 * HDR would be appended at end of image and copied to DDR along
46 * with U-Boot image.
47 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +020048#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal22ec2382019-11-07 16:11:32 +000049#endif /* ifdef CONFIG_NXP_ESBC */
Alison Wang948c6092014-12-03 15:00:48 +080050
Alison Wang948c6092014-12-03 15:00:48 +080051#define CONFIG_SPL_MAX_SIZE 0x1a000
52#define CONFIG_SPL_STACK 0x1001d000
53#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang948c6092014-12-03 15:00:48 +080054
Tang Yuantian8b160bc2015-05-14 17:20:28 +080055#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
56 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +080057#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
58#define CONFIG_SPL_BSS_START_ADDR 0x80100000
59#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -040060
61#ifdef CONFIG_U_BOOT_HDR_SIZE
62/*
63 * HDR would be appended at end of image and copied to DDR along
64 * with U-Boot image. Here u-boot max. size is 512K. So if binary
65 * size increases then increase this size in case of secure boot as
66 * it uses raw u-boot image instead of fit image.
67 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +053068#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -040069#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +053070#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -040071#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +080072#endif
73
Wang Huanddf89f92014-09-05 13:52:45 +080074#define PHYS_SDRAM 0x80000000
75#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
76
77#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
78#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
79
Wang Huanddf89f92014-09-05 13:52:45 +080080/*
81 * IFC Definitions
82 */
Alison Wangdd45cc52015-10-15 17:54:40 +080083#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +080084#define CONFIG_SYS_FLASH_BASE 0x60000000
85#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
86
87#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
88#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
89 CSPR_PORT_SIZE_16 | \
90 CSPR_MSEL_NOR | \
91 CSPR_V)
92#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
93
94/* NOR Flash Timing Params */
95#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
96 CSOR_NOR_TRHZ_80)
97#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
98 FTIM0_NOR_TEADC(0x5) | \
99 FTIM0_NOR_TAVDS(0x0) | \
100 FTIM0_NOR_TEAHC(0x5))
101#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
102 FTIM1_NOR_TRAD_NOR(0x1A) | \
103 FTIM1_NOR_TSEQRAD_NOR(0x13))
104#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
105 FTIM2_NOR_TCH(0x4) | \
106 FTIM2_NOR_TWP(0x1c) | \
107 FTIM2_NOR_TWPH(0x0e))
108#define CONFIG_SYS_NOR_FTIM3 0
109
Wang Huanddf89f92014-09-05 13:52:45 +0800110#define CONFIG_SYS_FLASH_QUIET_TEST
111#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
112
Wang Huanddf89f92014-09-05 13:52:45 +0800113#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
114#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
116
117#define CONFIG_SYS_FLASH_EMPTY_INFO
118#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
119
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800120#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800121#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800122
123/* CPLD */
124
125#define CONFIG_SYS_CPLD_BASE 0x7fb00000
126#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
127
128#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
129#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
130 CSPR_PORT_SIZE_8 | \
131 CSPR_MSEL_GPCM | \
132 CSPR_V)
133#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
134#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
135 CSOR_NOR_NOR_MODE_AVD_NOR | \
136 CSOR_NOR_TRHZ_80)
137
138/* CPLD Timing parameters for IFC GPCM */
139#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
140 FTIM0_GPCM_TEADC(0xf) | \
141 FTIM0_GPCM_TEAHC(0xf))
142#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
143 FTIM1_GPCM_TRAD(0x3f))
144#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
145 FTIM2_GPCM_TCH(0xf) | \
146 FTIM2_GPCM_TWP(0xff))
147#define CONFIG_SYS_FPGA_FTIM3 0x0
148#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
149#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
150#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
151#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
152#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
153#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
154#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
155#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
156#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
157#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
158#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
159#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
160#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
161#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
162#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
163#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
164
165/*
166 * Serial Port
167 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800168#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800169#define CONFIG_LPUART_32B_REG
170#else
Wang Huanddf89f92014-09-05 13:52:45 +0800171#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800172#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800173#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800174#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800175#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800176#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800177
Wang Huanddf89f92014-09-05 13:52:45 +0800178/*
179 * I2C
180 */
Wang Huanddf89f92014-09-05 13:52:45 +0800181
Biwen Lie5bd7132021-02-05 19:02:02 +0800182/* GPIO */
Biwen Lie5bd7132021-02-05 19:02:02 +0800183
Alison Wangaf276f42014-10-17 15:26:35 +0800184/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800185#define CONFIG_SYS_I2C_EEPROM_NXID
186#define CONFIG_SYS_EEPROM_BUS_NUM 1
Alison Wangaf276f42014-10-17 15:26:35 +0800187
Wang Huanddf89f92014-09-05 13:52:45 +0800188/*
189 * MMC
190 */
Wang Huanddf89f92014-09-05 13:52:45 +0800191
192/*
Wang Huan92072192014-09-05 13:52:50 +0800193 * Video
194 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530195#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800196#define CONFIG_VIDEO_BMP_LOGO
197
198#define CONFIG_FSL_DCU_SII9022A
199#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
200#define CONFIG_SYS_I2C_DVI_ADDR 0x39
201#endif
202
Minghuan Liana4d6b612014-10-31 13:43:44 +0800203/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400204#define CONFIG_PCIE1 /* PCIE controller 1 */
205#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800206
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800207#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800208#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800209#endif
210
Xiubo Li563e3ce2014-11-21 17:40:57 +0800211#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800212#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800213#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000214#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800215
Wang Huanddf89f92014-09-05 13:52:45 +0800216#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800217#define HWCONFIG_BUFFER_SIZE 256
218
219#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800220
Alison Wanga999c9d2017-05-26 15:46:15 +0800221#define BOOT_TARGET_DEVICES(func) \
222 func(MMC, mmc, 0) \
Yunfeng Ding0c1d95e2019-02-19 14:44:04 +0800223 func(USB, usb, 0) \
224 func(DHCP, dhcp, na)
Alison Wanga999c9d2017-05-26 15:46:15 +0800225#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800226
Alison Wang2a397ce2015-01-04 15:30:59 +0800227#ifdef CONFIG_LPUART
228#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800229 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 " \
230 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800231 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800232 "fdt_addr=0x64f00000\0" \
233 "kernel_addr=0x65000000\0" \
234 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530235 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800236 "fdtheader_addr_r=0x80100000\0" \
237 "kernelheader_addr_r=0x80200000\0" \
238 "kernel_addr_r=0x81000000\0" \
239 "fdt_addr_r=0x90000000\0" \
240 "ramdisk_addr_r=0xa0000000\0" \
241 "load_addr=0xa0000000\0" \
242 "kernel_size=0x2800000\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800243 "kernel_addr_sd=0x8000\0" \
244 "kernel_size_sd=0x14000\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000245 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800246 BOOTENV \
247 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530248 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800249 "scan_dev_for_boot_part=" \
250 "part list ${devtype} ${devnum} devplist; " \
251 "env exists devplist || setenv devplist 1; " \
252 "for distro_bootpart in ${devplist}; do " \
253 "if fstype ${devtype} " \
254 "${devnum}:${distro_bootpart} " \
255 "bootfstype; then " \
256 "run scan_dev_for_boot; " \
257 "fi; " \
258 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530259 "scan_dev_for_boot=" \
260 "echo Scanning ${devtype} " \
261 "${devnum}:${distro_bootpart}...; " \
262 "for prefix in ${boot_prefixes}; do " \
263 "run scan_dev_for_scripts; " \
264 "done;" \
265 "\0" \
266 "boot_a_script=" \
267 "load ${devtype} ${devnum}:${distro_bootpart} " \
268 "${scriptaddr} ${prefix}${script}; " \
269 "env exists secureboot && load ${devtype} " \
270 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000271 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
272 "env exists secureboot " \
Sumit Garg50f14672017-06-06 20:51:31 +0530273 "&& esbc_validate ${scripthdraddr};" \
274 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800275 "installer=load mmc 0:2 $load_addr " \
276 "/flex_installer_arm32.itb; " \
277 "bootm $load_addr#ls1021atwr\0" \
278 "qspi_bootcmd=echo Trying load from qspi..;" \
279 "sf probe && sf read $load_addr " \
280 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
281 "nor_bootcmd=echo Trying load from nor..;" \
282 "cp.b $kernel_addr $load_addr " \
283 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800284#else
Wang Huanddf89f92014-09-05 13:52:45 +0800285#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800286 "bootargs=root=/dev/ram0 rw console=ttyS0,115200 " \
287 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800288 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800289 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530290 "kernel_addr=0x61000000\0" \
291 "kernelheader_addr=0x60800000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800292 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530293 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800294 "fdtheader_addr_r=0x80100000\0" \
295 "kernelheader_addr_r=0x80200000\0" \
296 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530297 "kernelheader_size=0x40000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800298 "fdt_addr_r=0x90000000\0" \
299 "ramdisk_addr_r=0xa0000000\0" \
300 "load_addr=0xa0000000\0" \
301 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530302 "kernel_addr_sd=0x8000\0" \
303 "kernel_size_sd=0x14000\0" \
304 "kernelhdr_addr_sd=0x4000\0" \
305 "kernelhdr_size_sd=0x10\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000306 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800307 BOOTENV \
308 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530309 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800310 "scan_dev_for_boot_part=" \
311 "part list ${devtype} ${devnum} devplist; " \
312 "env exists devplist || setenv devplist 1; " \
313 "for distro_bootpart in ${devplist}; do " \
314 "if fstype ${devtype} " \
315 "${devnum}:${distro_bootpart} " \
316 "bootfstype; then " \
317 "run scan_dev_for_boot; " \
318 "fi; " \
319 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530320 "scan_dev_for_boot=" \
321 "echo Scanning ${devtype} " \
322 "${devnum}:${distro_bootpart}...; " \
323 "for prefix in ${boot_prefixes}; do " \
324 "run scan_dev_for_scripts; " \
325 "done;" \
326 "\0" \
327 "boot_a_script=" \
328 "load ${devtype} ${devnum}:${distro_bootpart} " \
329 "${scriptaddr} ${prefix}${script}; " \
330 "env exists secureboot && load ${devtype} " \
331 "${devnum}:${distro_bootpart} " \
332 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
333 "&& esbc_validate ${scripthdraddr};" \
334 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800335 "qspi_bootcmd=echo Trying load from qspi..;" \
336 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530337 "$kernel_addr $kernel_size; env exists secureboot " \
338 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
339 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
340 "bootm $load_addr#$board\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800341 "nor_bootcmd=echo Trying load from nor..;" \
342 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530343 "$kernel_size; env exists secureboot " \
344 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
345 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
346 "bootm $load_addr#$board\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800347 "sd_bootcmd=echo Trying load from SD ..;" \
348 "mmcinfo && mmc read $load_addr " \
349 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530350 "env exists secureboot && mmc read $kernelheader_addr_r " \
351 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
352 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800353 "bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800354#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800355
356/*
357 * Miscellaneous configurable options
358 */
Alison Wang71477062020-02-03 15:25:19 +0800359#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanddf89f92014-09-05 13:52:45 +0800360
Xiubo Li03d40aa2014-11-21 17:40:59 +0800361#define CONFIG_LS102XA_STREAM_ID
362
Wang Huanddf89f92014-09-05 13:52:45 +0800363#define CONFIG_SYS_INIT_SP_OFFSET \
364 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
365#define CONFIG_SYS_INIT_SP_ADDR \
366 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
367
Alison Wang948c6092014-12-03 15:00:48 +0800368#ifdef CONFIG_SPL_BUILD
369#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
370#else
Wang Huanddf89f92014-09-05 13:52:45 +0800371#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800372#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800373
374/*
375 * Environment
376 */
Wang Huanddf89f92014-09-05 13:52:45 +0800377
Aneesh Bansal962021a2016-01-22 16:37:22 +0530378#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800379#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530380
Wang Huanddf89f92014-09-05 13:52:45 +0800381#endif