blob: e8b2b11d88b0e3783c4de2538c717c4ac824c88b [file] [log] [blame]
Dave Liue740c462006-12-07 21:13:15 +08001/*
Kim Phillips57a2af32009-07-18 18:42:13 -05002 * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
Dave Liue740c462006-12-07 21:13:15 +08003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dave Liue740c462006-12-07 21:13:15 +08005 */
6
7/*
8 * PCI Configuration space access support for MPC83xx PCI Bridge
9 */
10#include <asm/mmu.h>
11#include <asm/io.h>
12#include <common.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050013#include <mpc83xx.h>
Dave Liue740c462006-12-07 21:13:15 +080014#include <pci.h>
15#include <i2c.h>
Dave Liue740c462006-12-07 21:13:15 +080016#include <asm/fsl_i2c.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050017#include "../common/pq-mds-pib.h"
Dave Liue740c462006-12-07 21:13:15 +080018
19DECLARE_GLOBAL_DATA_PTR;
20
Kim Phillips57a2af32009-07-18 18:42:13 -050021static struct pci_region pci1_regions[] = {
22 {
23 bus_start: CONFIG_SYS_PCI1_MEM_BASE,
24 phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
25 size: CONFIG_SYS_PCI1_MEM_SIZE,
26 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
27 },
28 {
29 bus_start: CONFIG_SYS_PCI1_IO_BASE,
30 phys_start: CONFIG_SYS_PCI1_IO_PHYS,
31 size: CONFIG_SYS_PCI1_IO_SIZE,
32 flags: PCI_REGION_IO
33 },
34 {
35 bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
36 phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
37 size: CONFIG_SYS_PCI1_MMIO_SIZE,
38 flags: PCI_REGION_MEM
39 },
40};
Dave Liue740c462006-12-07 21:13:15 +080041
Kim Phillips57a2af32009-07-18 18:42:13 -050042#ifdef CONFIG_MPC83XX_PCI2
43static struct pci_region pci2_regions[] = {
Dave Liue740c462006-12-07 21:13:15 +080044 {
Kim Phillips57a2af32009-07-18 18:42:13 -050045 bus_start: CONFIG_SYS_PCI2_MEM_BASE,
46 phys_start: CONFIG_SYS_PCI2_MEM_PHYS,
47 size: CONFIG_SYS_PCI2_MEM_SIZE,
48 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
Dave Liue740c462006-12-07 21:13:15 +080049 },
Dave Liue740c462006-12-07 21:13:15 +080050 {
Kim Phillips57a2af32009-07-18 18:42:13 -050051 bus_start: CONFIG_SYS_PCI2_IO_BASE,
52 phys_start: CONFIG_SYS_PCI2_IO_PHYS,
53 size: CONFIG_SYS_PCI2_IO_SIZE,
54 flags: PCI_REGION_IO
55 },
56 {
57 bus_start: CONFIG_SYS_PCI2_MMIO_BASE,
58 phys_start: CONFIG_SYS_PCI2_MMIO_PHYS,
59 size: CONFIG_SYS_PCI2_MMIO_SIZE,
60 flags: PCI_REGION_MEM
Dave Liue740c462006-12-07 21:13:15 +080061 },
62};
Kim Phillips57a2af32009-07-18 18:42:13 -050063#endif
64
Dave Liue740c462006-12-07 21:13:15 +080065void pci_init_board(void)
66#ifdef CONFIG_PCISLAVE
67{
Kim Phillips57a2af32009-07-18 18:42:13 -050068 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
69 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
70 volatile pcictrl83xx_t *pci_ctrl = &immr->pci_ctrl[0];
71 struct pci_region *reg[] = { pci1_regions };
72
73 /* Configure PCI Local Access Windows */
74 pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
75 pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
Dave Liue740c462006-12-07 21:13:15 +080076
Kim Phillips57a2af32009-07-18 18:42:13 -050077 pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
78 pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_4M;
79
Peter Tysere2283322010-09-14 19:13:50 -050080 mpc83xx_pci_init(1, reg);
Kim Phillips57a2af32009-07-18 18:42:13 -050081
Dave Liue740c462006-12-07 21:13:15 +080082 /*
83 * Configure PCI Inbound Translation Windows
84 */
85 pci_ctrl[0].pitar0 = 0x0;
86 pci_ctrl[0].pibar0 = 0x0;
87 pci_ctrl[0].piwar0 = PIWAR_EN | PIWAR_RTT_SNOOP |
88 PIWAR_WTT_SNOOP | PIWAR_IWS_4K;
89
90 pci_ctrl[0].pitar1 = 0x0;
91 pci_ctrl[0].pibar1 = 0x0;
92 pci_ctrl[0].piebar1 = 0x0;
93 pci_ctrl[0].piwar1 &= ~PIWAR_EN;
94
95 pci_ctrl[0].pitar2 = 0x0;
96 pci_ctrl[0].pibar2 = 0x0;
97 pci_ctrl[0].piebar2 = 0x0;
98 pci_ctrl[0].piwar2 &= ~PIWAR_EN;
99
Kim Phillips57a2af32009-07-18 18:42:13 -0500100 /* Unlock the configuration bit */
101 mpc83xx_pcislave_unlock(0);
102 printf("PCI: Agent mode enabled\n");
Dave Liue740c462006-12-07 21:13:15 +0800103}
104#else
105{
Kim Phillips57a2af32009-07-18 18:42:13 -0500106 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
107 volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
108 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
109#ifndef CONFIG_MPC83XX_PCI2
110 struct pci_region *reg[] = { pci1_regions };
111#else
112 struct pci_region *reg[] = { pci1_regions, pci2_regions };
113#endif
Dave Liue740c462006-12-07 21:13:15 +0800114
Kim Phillips57a2af32009-07-18 18:42:13 -0500115 /* initialize the PCA9555PW IO expander on the PIB board */
116 pib_init();
Dave Liue740c462006-12-07 21:13:15 +0800117
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200118#if defined(CONFIG_PCI_66M)
Dave Liue740c462006-12-07 21:13:15 +0800119 clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2;
120 printf("PCI clock is 66MHz\n");
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200121#elif defined(CONFIG_PCI_33M)
Dave Liue740c462006-12-07 21:13:15 +0800122 clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2 |
123 OCCR_PCICD0 | OCCR_PCICD1 | OCCR_PCICD2 | OCCR_PCICR;
124 printf("PCI clock is 33MHz\n");
125#else
126 clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2;
127 printf("PCI clock is 66MHz\n");
128#endif
129 udelay(2000);
130
Kim Phillips57a2af32009-07-18 18:42:13 -0500131 /* Configure PCI Local Access Windows */
132 pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
Dave Liue740c462006-12-07 21:13:15 +0800133 pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M;
134
Kim Phillips57a2af32009-07-18 18:42:13 -0500135 pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
Dave Liue740c462006-12-07 21:13:15 +0800136 pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_1M;
137
Dave Liue740c462006-12-07 21:13:15 +0800138 udelay(2000);
Dave Liue740c462006-12-07 21:13:15 +0800139
Kim Phillips57a2af32009-07-18 18:42:13 -0500140#ifndef CONFIG_MPC83XX_PCI2
Peter Tysere2283322010-09-14 19:13:50 -0500141 mpc83xx_pci_init(1, reg);
Kim Phillips57a2af32009-07-18 18:42:13 -0500142#else
Peter Tysere2283322010-09-14 19:13:50 -0500143 mpc83xx_pci_init(2, reg);
Kim Phillips57a2af32009-07-18 18:42:13 -0500144#endif
Dave Liue740c462006-12-07 21:13:15 +0800145}
146#endif /* CONFIG_PCISLAVE */