blob: 9f4a43ed560c306e8b49017e2c3dfaad69b1aecd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08002/* Copyright 2014 Freescale Semiconductor, Inc.
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08003 */
4
5#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07006#include <clock_legacy.h>
Simon Glassa73bda42015-11-08 23:47:45 -07007#include <console.h>
Simon Glass9d1f6192019-08-02 09:44:25 -06008#include <env_internal.h>
Simon Glass284f71b2019-12-28 10:44:45 -07009#include <init.h>
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080010#include <malloc.h>
11#include <ns16550.h>
12#include <nand.h>
13#include <i2c.h>
14#include <mmc.h>
15#include <fsl_esdhc.h>
16#include <spi_flash.h>
17#include "../common/qixis.h"
18#include "t102xqds_qixis.h"
Simon Glassdd8e2242016-09-24 18:20:10 -060019#include "../common/spl.h"
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080020
21DECLARE_GLOBAL_DATA_PTR;
22
23phys_size_t get_effective_memsize(void)
24{
25 return CONFIG_SYS_L3_SIZE;
26}
27
28unsigned long get_board_sys_clk(void)
29{
30 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
31
32 switch (sysclk_conf & 0x0F) {
33 case QIXIS_SYSCLK_83:
34 return 83333333;
35 case QIXIS_SYSCLK_100:
36 return 100000000;
37 case QIXIS_SYSCLK_125:
38 return 125000000;
39 case QIXIS_SYSCLK_133:
40 return 133333333;
41 case QIXIS_SYSCLK_150:
42 return 150000000;
43 case QIXIS_SYSCLK_160:
44 return 160000000;
45 case QIXIS_SYSCLK_166:
46 return 166666666;
47 }
48 return 66666666;
49}
50
51unsigned long get_board_ddr_clk(void)
52{
53 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
54
55 switch ((ddrclk_conf & 0x30) >> 4) {
56 case QIXIS_DDRCLK_100:
57 return 100000000;
58 case QIXIS_DDRCLK_125:
59 return 125000000;
60 case QIXIS_DDRCLK_133:
61 return 133333333;
62 }
63 return 66666666;
64}
65
66void board_init_f(ulong bootflag)
67{
68 u32 plat_ratio, sys_clk, ccb_clk;
69 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
70
York Suna5b5d882016-11-18 13:11:12 -080071#if defined(CONFIG_ARCH_T1040) && defined(CONFIG_SPL_NAND_BOOT)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080072 /*
73 * There is T1040 SoC issue where NOR, FPGA are inaccessible during
74 * NAND boot because IFC signals > IFC_AD7 are not enabled.
75 * This workaround changes RCW source to make all signals enabled.
76 */
77 u32 porsr1, pinctl;
78#define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
79
80 porsr1 = in_be32(&gur->porsr1);
81 pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK)) | 0x24800000);
82 out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000), pinctl);
83#endif
84
85 /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
86 memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
87
88 /* Update GD pointer */
89 gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
90
91 console_init_f();
92
93 /* initialize selected port with appropriate baud rate */
94 sys_clk = get_board_sys_clk();
95 plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
96 ccb_clk = sys_clk * plat_ratio / 2;
97
98 NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
99 ccb_clk / 16 / CONFIG_BAUDRATE);
100
101#if defined(CONFIG_SPL_MMC_BOOT)
102 puts("\nSD boot...\n");
103#elif defined(CONFIG_SPL_SPI_BOOT)
104 puts("\nSPI boot...\n");
105#elif defined(CONFIG_SPL_NAND_BOOT)
106 puts("\nNAND boot...\n");
107#endif
108
109 relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
110}
111
112void board_init_r(gd_t *gd, ulong dest_addr)
113{
114 bd_t *bd;
115
116 bd = (bd_t *)(gd + sizeof(gd_t));
117 memset(bd, 0, sizeof(bd_t));
118 gd->bd = bd;
119 bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
120 bd->bi_memsize = CONFIG_SYS_L3_SIZE;
121
Simon Glass302445a2017-01-23 13:31:22 -0700122 arch_cpu_init();
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800123 get_clocks();
124 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
125 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garg2ff056b2016-05-25 12:41:48 -0400126 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800127
128#ifdef CONFIG_SPL_NAND_BOOT
129 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500130 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800131#endif
132#ifdef CONFIG_SPL_MMC_BOOT
133 mmc_initialize(bd);
134 mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500135 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800136#endif
137#ifdef CONFIG_SPL_SPI_BOOT
Simon Glassdd8e2242016-09-24 18:20:10 -0600138 fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500139 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800140#endif
141
Tom Rini5cd7ece2019-11-18 20:02:10 -0500142 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass4bc2ad22017-08-03 12:21:56 -0600143 gd->env_valid = ENV_VALID;
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800144
145 i2c_init_all();
146
Simon Glassd35f3382017-04-06 12:47:05 -0600147 dram_init();
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800148
149#ifdef CONFIG_SPL_MMC_BOOT
150 mmc_boot();
151#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassdd8e2242016-09-24 18:20:10 -0600152 fsl_spi_boot();
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800153#elif defined(CONFIG_SPL_NAND_BOOT)
154 nand_boot();
155#endif
156}