blob: 06fe51db7172aad2b084639fbd27b9803d73cb02 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Magnus Lilja6eeb6f72009-07-01 01:07:55 +02002/*
3 *
4 * (C) Copyright 2009 Magnus Lilja <lilja.magnus@gmail.com>
5 *
6 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
Magnus Lilja6eeb6f72009-07-01 01:07:55 +02007 */
8
9
10#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -070011#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060012#include <net.h>
Ben Warrenfbfdd3a2009-07-20 22:01:11 -070013#include <netdev.h>
Stefano Babic78129d92011-03-14 15:43:56 +010014#include <asm/arch/clock.h>
15#include <asm/arch/imx-regs.h>
Helmut Raiger035929c2011-09-29 05:45:03 +000016#include <asm/arch/sys_proto.h>
Fabio Estevam5e4f3802011-04-10 08:17:50 +000017#include <watchdog.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000018#include <power/pmic.h>
Fabio Estevam578bac02011-10-24 05:32:28 +000019#include <fsl_pmic.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000020#include <errno.h>
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020021
22DECLARE_GLOBAL_DATA_PTR;
23
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000024#ifdef CONFIG_SPL_BUILD
25void board_init_f(ulong bootflag)
26{
Albert ARIBAUDfb9445a2013-05-19 01:48:12 +000027 /*
28 * copy ourselves from where we are running to where we were
29 * linked at. Use ulong pointers as all addresses involved
30 * are 4-byte-aligned.
31 */
32 ulong *start_ptr, *end_ptr, *link_ptr, *run_ptr, *dst;
33 asm volatile ("ldr %0, =_start" : "=r"(start_ptr));
34 asm volatile ("ldr %0, =_end" : "=r"(end_ptr));
35 asm volatile ("ldr %0, =board_init_f" : "=r"(link_ptr));
36 asm volatile ("adr %0, board_init_f" : "=r"(run_ptr));
37 for (dst = start_ptr; dst < end_ptr; dst++)
38 *dst = *(dst+(run_ptr-link_ptr));
39 /*
40 * branch to nand_boot's link-time address.
41 */
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000042 asm volatile("ldr pc, =nand_boot");
43}
44#endif
45
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020046int dram_init(void)
47{
Fabio Estevam66a8b4d2011-02-09 01:17:55 +000048 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa9606732011-07-03 05:55:33 +000049 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
Fabio Estevam66a8b4d2011-02-09 01:17:55 +000050 PHYS_SDRAM_1_SIZE);
51 return 0;
52}
53
Fabio Estevam1af83e32011-02-09 01:17:56 +000054int board_early_init_f(void)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020055{
56 /* CS5: CPLD incl. network controller */
Helmut Raiger035929c2011-09-29 05:45:03 +000057 static const struct mxc_weimcs cs5 = {
58 /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
59 CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 24, 0, 4, 3),
60 /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
61 CSCR_L(2, 2, 2, 5, 2, 0, 5, 2, 0, 0, 0, 1),
62 /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
63 CSCR_A(2, 2, 2, 2, 0, 0, 2, 2, 0, 0, 0, 0, 0, 0)
64 };
65
66 mxc_setup_weimcs(5, &cs5);
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020067
68 /* Setup UART1 and SPI2 pins */
69 mx31_uart1_hw_init();
70 mx31_spi2_hw_init();
71
Fabio Estevam1af83e32011-02-09 01:17:56 +000072 return 0;
73}
74
75int board_init(void)
76{
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020077 /* adress of boot parameters */
78 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
79
80 return 0;
81}
82
Fabio Estevam5e4f3802011-04-10 08:17:50 +000083int board_late_init(void)
84{
Fabio Estevam578bac02011-10-24 05:32:28 +000085 u32 val;
86 struct pmic *p;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000087 int ret;
Fabio Estevam578bac02011-10-24 05:32:28 +000088
Fabio Estevam3b48b4f2013-11-20 20:26:04 -020089 ret = pmic_init(CONFIG_FSL_PMIC_BUS);
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000090 if (ret)
91 return ret;
Fabio Estevam578bac02011-10-24 05:32:28 +000092
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000093 p = pmic_get("FSL_PMIC");
94 if (!p)
95 return -ENODEV;
Fabio Estevam578bac02011-10-24 05:32:28 +000096 /* Enable RTC battery */
97 pmic_reg_read(p, REG_POWER_CTL0, &val);
98 pmic_reg_write(p, REG_POWER_CTL0, val | COINCHEN);
99 pmic_reg_write(p, REG_INT_STATUS1, RTCRSTI);
Fabio Estevam5e4f3802011-04-10 08:17:50 +0000100#ifdef CONFIG_HW_WATCHDOG
Troy Kisky4b7c6022012-10-22 15:19:01 +0000101 hw_watchdog_init();
Fabio Estevam5e4f3802011-04-10 08:17:50 +0000102#endif
103 return 0;
104}
105
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200106int checkboard(void)
107{
Fabio Estevam7450e2a2011-04-18 07:38:12 +0000108 printf("Board: MX31PDK\n");
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200109 return 0;
110}
Ben Warrenfbfdd3a2009-07-20 22:01:11 -0700111
112int board_eth_init(bd_t *bis)
113{
114 int rc = 0;
115#ifdef CONFIG_SMC911X
116 rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
117#endif
118 return rc;
119}