blob: 91c70a84732682e1588b550f63639c188e8159f0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese05d10b52013-04-17 00:32:43 +00002/*
3 * Copyright (C) 2013 Stefan Roese <sr@denx.de>
Stefan Roese05d10b52013-04-17 00:32:43 +00004 */
5
6#include <common.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -07007#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -06008#include <net.h>
Stefan Roese05d10b52013-04-17 00:32:43 +00009#include <asm/io.h>
10#include <asm/arch/clock.h>
11#include <asm/arch/imx-regs.h>
12#include <asm/arch/iomux.h>
Eric Nelson24ded0c2013-11-13 16:36:19 -070013#include <asm/arch/mx6-pins.h>
Stefan Roese05d10b52013-04-17 00:32:43 +000014#include <asm/arch/crm_regs.h>
15#include <asm/arch/sys_proto.h>
16#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020017#include <asm/mach-imx/iomux-v3.h>
18#include <asm/mach-imx/mxc_i2c.h>
19#include <asm/mach-imx/boot_mode.h>
Stefan Roese05d10b52013-04-17 00:32:43 +000020#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080021#include <fsl_esdhc_imx.h>
Stefan Roese05d10b52013-04-17 00:32:43 +000022#include <micrel.h>
23#include <miiphy.h>
24#include <netdev.h>
Simon Glassdbd79542020-05-10 11:40:11 -060025#include <linux/delay.h>
Stefan Roese05d10b52013-04-17 00:32:43 +000026
27DECLARE_GLOBAL_DATA_PTR;
28
Benoît Thébaudeau21670242013-04-26 01:34:47 +000029#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
Stefan Roese05d10b52013-04-17 00:32:43 +000030 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
31
Benoît Thébaudeau21670242013-04-26 01:34:47 +000032#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
Stefan Roese05d10b52013-04-17 00:32:43 +000033 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
34
Benoît Thébaudeau21670242013-04-26 01:34:47 +000035#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
Stefan Roese05d10b52013-04-17 00:32:43 +000036 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
37
Benoît Thébaudeau21670242013-04-26 01:34:47 +000038#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
Stefan Roese05d10b52013-04-17 00:32:43 +000039 PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
40 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
41
42int dram_init(void)
43{
44 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
45
46 return 0;
47}
48
49iomux_v3_cfg_t const uart1_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070050 MX6_PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
51 MX6_PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +000052};
53
54iomux_v3_cfg_t const uart2_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070055 MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
56 MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +000057};
58
59iomux_v3_cfg_t const uart4_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070060 MX6_PAD_CSI0_DAT12__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
61 MX6_PAD_CSI0_DAT13__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +000062};
63
64#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
65
66struct i2c_pads_info i2c_pad_info0 = {
67 .scl = {
68 .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC,
Eric Nelson3d3be0a2013-11-04 17:00:51 -070069 .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | PC,
Stefan Roese05d10b52013-04-17 00:32:43 +000070 .gp = IMX_GPIO_NR(5, 27)
71 },
72 .sda = {
73 .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC,
Eric Nelson3d3be0a2013-11-04 17:00:51 -070074 .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | PC,
Stefan Roese05d10b52013-04-17 00:32:43 +000075 .gp = IMX_GPIO_NR(5, 26)
76 }
77};
78
79struct i2c_pads_info i2c_pad_info2 = {
80 .scl = {
81 .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC,
Eric Nelson3d3be0a2013-11-04 17:00:51 -070082 .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | PC,
Stefan Roese05d10b52013-04-17 00:32:43 +000083 .gp = IMX_GPIO_NR(1, 3)
84 },
85 .sda = {
86 .i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | PC,
Eric Nelson3d3be0a2013-11-04 17:00:51 -070087 .gpio_mode = MX6_PAD_GPIO_16__GPIO7_IO11 | PC,
Stefan Roese05d10b52013-04-17 00:32:43 +000088 .gp = IMX_GPIO_NR(7, 11)
89 }
90};
91
92iomux_v3_cfg_t const usdhc3_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070093 MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
94 MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
95 MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
96 MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
97 MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
98 MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
99 MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
Stefan Roese05d10b52013-04-17 00:32:43 +0000100};
101
102iomux_v3_cfg_t const enet_pads1[] = {
103 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
104 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700105 MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
106 MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
107 MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
108 MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
109 MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000110 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
111 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
112 /* pin 35 - 1 (PHY_AD2) on reset */
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700113 MX6_PAD_RGMII_RXC__GPIO6_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000114 /* pin 32 - 1 - (MODE0) all */
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700115 MX6_PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000116 /* pin 31 - 1 - (MODE1) all */
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700117 MX6_PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000118 /* pin 28 - 1 - (MODE2) all */
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700119 MX6_PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000120 /* pin 27 - 1 - (MODE3) all */
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700121 MX6_PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000122 /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700123 MX6_PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000124 /* pin 42 PHY nRST */
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700125 MX6_PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000126};
127
128iomux_v3_cfg_t const enet_pads2[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700129 MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
130 MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
131 MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
132 MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
133 MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000134 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
135};
136
137iomux_v3_cfg_t nfc_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -0700138 MX6_PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL),
139 MX6_PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL),
140 MX6_PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL),
141 MX6_PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL),
142 MX6_PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL),
143 MX6_PAD_NANDF_CS1__NAND_CE1_B | MUX_PAD_CTRL(NO_PAD_CTRL),
144 MX6_PAD_NANDF_CS2__NAND_CE2_B | MUX_PAD_CTRL(NO_PAD_CTRL),
145 MX6_PAD_NANDF_CS3__NAND_CE3_B | MUX_PAD_CTRL(NO_PAD_CTRL),
146 MX6_PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
147 MX6_PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
148 MX6_PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL),
149 MX6_PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL),
150 MX6_PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL),
151 MX6_PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL),
152 MX6_PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL),
153 MX6_PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL),
154 MX6_PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL),
155 MX6_PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL),
156 MX6_PAD_SD4_DAT0__NAND_DQS | MUX_PAD_CTRL(NO_PAD_CTRL),
Stefan Roese05d10b52013-04-17 00:32:43 +0000157};
158
159static void setup_gpmi_nand(void)
160{
161 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
162
163 /* config gpmi nand iomux */
164 imx_iomux_v3_setup_multiple_pads(nfc_pads,
165 ARRAY_SIZE(nfc_pads));
166
167 /* config gpmi and bch clock to 100 MHz */
168 clrsetbits_le32(&mxc_ccm->cs2cdr,
169 MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
170 MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
171 MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
172 MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
173 MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
174 MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
175
176 /* enable gpmi and bch clock gating */
177 setbits_le32(&mxc_ccm->CCGR4,
178 MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
179 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
180 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
181 MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
182 MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
183
184 /* enable apbh clock gating */
185 setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
186}
187
188static void setup_iomux_enet(void)
189{
190 gpio_direction_output(IMX_GPIO_NR(3, 23), 0);
191 gpio_direction_output(IMX_GPIO_NR(6, 30), 1);
192 gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
193 gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
194 gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
195 gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
196 imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
197 gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
198
199 /* Need delay 10ms according to KSZ9021 spec */
200 udelay(1000 * 10);
201 gpio_set_value(IMX_GPIO_NR(3, 23), 1);
202
203 imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
204}
205
206static void setup_iomux_uart(void)
207{
208 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
209 imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
210 imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
211}
212
213#ifdef CONFIG_USB_EHCI_MX6
214int board_ehci_hcd_init(int port)
215{
216 return 0;
217}
218
219#endif
220
Yangbo Lu73340382019-06-21 11:42:28 +0800221#ifdef CONFIG_FSL_ESDHC_IMX
Stefan Roese05d10b52013-04-17 00:32:43 +0000222struct fsl_esdhc_cfg usdhc_cfg[1] = {
223 { USDHC3_BASE_ADDR },
224};
225
226int board_mmc_getcd(struct mmc *mmc)
227{
228 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
229
230 if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
231 gpio_direction_input(IMX_GPIO_NR(7, 0));
232 return !gpio_get_value(IMX_GPIO_NR(7, 0));
233 }
234
235 return 0;
236}
237
238int board_mmc_init(bd_t *bis)
239{
240 /*
241 * Only one USDHC controller on titianium
242 */
243 imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
244 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
245
246 return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
247}
248#endif
249
250int board_phy_config(struct phy_device *phydev)
251{
252 /* min rx data delay */
253 ksz9021_phy_extended_write(phydev,
254 MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
255 /* min tx data delay */
256 ksz9021_phy_extended_write(phydev,
257 MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
258 /* max rx/tx clock delay, min rx/tx control */
259 ksz9021_phy_extended_write(phydev,
260 MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
261 if (phydev->drv->config)
262 phydev->drv->config(phydev);
263
264 return 0;
265}
266
267int board_eth_init(bd_t *bis)
268{
Stefan Roese05d10b52013-04-17 00:32:43 +0000269 setup_iomux_enet();
270
Fabio Estevam5a0ab002014-01-04 17:36:29 -0200271 return cpu_eth_init(bis);
Stefan Roese05d10b52013-04-17 00:32:43 +0000272}
273
274int board_early_init_f(void)
275{
276 setup_iomux_uart();
277
278 return 0;
279}
280
281int board_init(void)
282{
283 /* address of boot parameters */
284 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
285
286 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
287 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
288
289 setup_gpmi_nand();
290
291 return 0;
292}
293
294int checkboard(void)
295{
296 puts("Board: Titanium\n");
297
298 return 0;
299}
300
301#ifdef CONFIG_CMD_BMODE
302static const struct boot_mode board_boot_modes[] = {
303 /* NAND */
304 { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
305 /* 4 bit bus width */
306 { "mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00) },
307 { "mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00) },
308 { NULL, 0 },
309};
310#endif
311
312int misc_init_r(void)
313{
314#ifdef CONFIG_CMD_BMODE
315 add_board_boot_modes(board_boot_modes);
316#endif
317
318 return 0;
319}