blob: 1b25debdf666b1edda56d8fca1f2dc9f2d801896 [file] [log] [blame]
wdenkbfad55d2005-03-14 23:56:42 +00001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * Copyright (C) 2002,2003, Motorola Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <ppc_asm.tmpl>
26#include <ppc_defs.h>
27#include <asm/cache.h>
28#include <asm/mmu.h>
29#include <config.h>
30#include <mpc85xx.h>
31
32
33/*
34 * TLB0 and TLB1 Entries
35 *
36 * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
37 * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
38 * these TLB entries are established.
39 *
40 * The TLB entries for DDR are dynamically setup in spd_sdram()
41 * and use TLB1 Entries 8 through 15 as needed according to the
42 * size of DDR memory.
43 *
44 * MAS0: tlbsel, esel, nv
45 * MAS1: valid, iprot, tid, ts, tsize
Kumar Gala1ad4b3b2007-12-19 01:18:15 -060046 * MAS2: epn, x0, x1, w, i, m, g, e
wdenkbfad55d2005-03-14 23:56:42 +000047 * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
48 */
49
50#define entry_start \
51 mflr r1 ; \
52 bl 0f ;
53
54#define entry_end \
550: mflr r0 ; \
56 mtlr r1 ; \
57 blr ;
58
59
60 .section .bootpg, "ax"
61 .globl tlb1_entry
62tlb1_entry:
63 entry_start
64
65 /*
66 * Number of TLB0 and TLB1 entries in the following table
67 */
68 .long 13
69
70 /*
71 * TLB0 16K Cacheable, non-guarded
72 * 0xd001_0000 16K Temporary Global data for initialization
73 *
74 * Use four 4K TLB0 entries. These entries must be cacheable
75 * as they provide the bootstrap memory before the memory
76 * controler and real memory have been configured.
77 *
78 * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
79 * and must not collide with other TLB0 entries.
80 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -060081 .long FSL_BOOKE_MAS0(0, 0, 0)
82 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
83 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, 0)
84 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +000085
Kumar Gala1ad4b3b2007-12-19 01:18:15 -060086 .long FSL_BOOKE_MAS0(0, 0, 0)
87 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
88 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 4 * 1024, 0)
89 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 4 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +000090
Kumar Gala1ad4b3b2007-12-19 01:18:15 -060091 .long FSL_BOOKE_MAS0(0, 0, 0)
92 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
93 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 8 * 1024, 0)
94 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 8 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +000095
Kumar Gala1ad4b3b2007-12-19 01:18:15 -060096 .long FSL_BOOKE_MAS0(0, 0, 0)
97 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
98 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 12 * 1024, 0)
99 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 12 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000100
101
102 /*
Stefan Roese09554022005-11-30 13:06:40 +0100103 * TLB 0, 1: 128M Non-cacheable, guarded
104 * 0xf8000000 128M FLASH
wdenkbfad55d2005-03-14 23:56:42 +0000105 * Out of reset this entry is only 4K.
106 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -0600107 .long FSL_BOOKE_MAS0(1, 1, 0)
108 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
109 .long FSL_BOOKE_MAS2(CFG_FLASH_BASE, (MAS2_I|MAS2_G))
110 .long FSL_BOOKE_MAS3(CFG_FLASH_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
111 .long FSL_BOOKE_MAS0(1, 0, 0)
112 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
113 .long FSL_BOOKE_MAS2(CFG_FLASH_BASE+0x4000000, (MAS2_I|MAS2_G))
114 .long FSL_BOOKE_MAS3(CFG_FLASH_BASE+0x4000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000115
116 /*
117 * TLB 2: 256M Non-cacheable, guarded
118 * 0x80000000 256M PCI1 MEM First half
119 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -0600120 .long FSL_BOOKE_MAS0(1, 2, 0)
121 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
122 .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_BASE, (MAS2_I|MAS2_G))
123 .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000124
125 /*
126 * TLB 3: 256M Non-cacheable, guarded
127 * 0x90000000 256M PCI1 MEM Second half
128 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -0600129 .long FSL_BOOKE_MAS0(1, 3, 0)
130 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
131 .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_BASE + 0x10000000, (MAS2_I|MAS2_G))
132 .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_BASE + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000133
134 /*
135 * TLB 4: 256M Non-cacheable, guarded
136 * 0xc0000000 256M Rapid IO MEM First half
137 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -0600138 .long FSL_BOOKE_MAS0(1, 4, 0)
139 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
140 .long FSL_BOOKE_MAS2(CFG_RIO_MEM_BASE, (MAS2_I|MAS2_G))
141 .long FSL_BOOKE_MAS3(CFG_RIO_MEM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000142
143 /*
144 * TLB 5: 256M Non-cacheable, guarded
145 * 0xd0000000 256M Rapid IO MEM Second half
146 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -0600147 .long FSL_BOOKE_MAS0(1, 5, 0)
148 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
149 .long FSL_BOOKE_MAS2(CFG_RIO_MEM_BASE + 0x10000000, (MAS2_I|MAS2_G))
150 .long FSL_BOOKE_MAS3(CFG_RIO_MEM_BASE + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000151
152 /*
153 * TLB 6: 64M Non-cacheable, guarded
154 * 0xe000_0000 1M CCSRBAR
155 * 0xe200_0000 16M PCI1 IO
156 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -0600157 .long FSL_BOOKE_MAS0(1, 6, 0)
158 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
159 .long FSL_BOOKE_MAS2(CFG_CCSRBAR, (MAS2_I|MAS2_G))
160 .long FSL_BOOKE_MAS3(CFG_CCSRBAR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000161
wdenkbfad55d2005-03-14 23:56:42 +0000162 /*
Stefan Roese09554022005-11-30 13:06:40 +0100163 * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
164 * 0x00000000 512M DDR System memory
wdenkbfad55d2005-03-14 23:56:42 +0000165 * Without SPD EEPROM configured DDR, this must be setup manually.
166 * Make sure the TLB count at the top of this table is correct.
167 * Likely it needs to be increased by two for these entries.
168 */
Kumar Gala1ad4b3b2007-12-19 01:18:15 -0600169 .long FSL_BOOKE_MAS0(1, 7, 0)
170 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
171 .long FSL_BOOKE_MAS2(CFG_DDR_SDRAM_BASE, (MAS2_I|MAS2_G))
172 .long FSL_BOOKE_MAS3(CFG_DDR_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
173 .long FSL_BOOKE_MAS0(1, 8, 0)
174 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
175 .long FSL_BOOKE_MAS2(CFG_DDR_SDRAM_BASE+0x10000000, (MAS2_I|MAS2_G))
176 .long FSL_BOOKE_MAS3(CFG_DDR_SDRAM_BASE+0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenkbfad55d2005-03-14 23:56:42 +0000177
178 entry_end