blob: 02ad0b0f260c34dc319157d29cb76fbc8216a62f [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk9c53f402003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00007 */
8
wdenk13eb2212004-07-09 23:27:13 +00009/*
10 * mpc8540ads board configuration file
11 *
12 * Please refer to doc/README.mpc85xx for more info.
13 *
14 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050015 * search for CONFIG_SERVERIP, etc in this file.
wdenk9c53f402003-10-15 23:53:47 +000016 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021/*
22 * default CCARBAR is at 0xff700000
23 * assume U-Boot is less than 0.5MB
24 */
25#define CONFIG_SYS_TEXT_BASE 0xfff80000
26
Jon Loeliger08d88602005-07-25 12:14:54 -050027#ifndef CONFIG_HAS_FEC
28#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
29#endif
30
Gabor Juhosb4458732013-05-30 07:06:12 +000031#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala7738d5c2008-10-21 11:33:58 -050032#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denka1be4762008-05-20 16:00:29 +020033#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk9c53f402003-10-15 23:53:47 +000034#define CONFIG_ENV_OVERWRITE
wdenk9c53f402003-10-15 23:53:47 +000035
wdenk13eb2212004-07-09 23:27:13 +000036/*
37 * sysclk for MPC85xx
38 *
39 * Two valid values are:
40 * 33000000
41 * 66000000
42 *
43 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk492b9e72004-08-01 23:02:45 +000044 * is likely the desired value here, so that is now the default.
45 * The board, however, can run at 66MHz. In any event, this value
46 * must match the settings of some switches. Details can be found
47 * in the README.mpc85xxads.
Matthew McClintock7486d7c2006-06-28 10:47:03 -050048 *
49 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
50 * 33MHz to accommodate, based on a PCI pin.
51 * Note that PCI-X won't work at 33MHz.
wdenk13eb2212004-07-09 23:27:13 +000052 */
53
wdenk492b9e72004-08-01 23:02:45 +000054#ifndef CONFIG_SYS_CLK_FREQ
Matthew McClintock7486d7c2006-06-28 10:47:03 -050055#define CONFIG_SYS_CLK_FREQ 33000000
wdenk9c53f402003-10-15 23:53:47 +000056#endif
57
wdenk13eb2212004-07-09 23:27:13 +000058/*
59 * These can be toggled for performance analysis, otherwise use default.
60 */
61#define CONFIG_L2_CACHE /* toggle L2 cache */
62#define CONFIG_BTB /* toggle branch predition */
wdenk9c53f402003-10-15 23:53:47 +000063
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
65#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk9c53f402003-10-15 23:53:47 +000066
Timur Tabid8f341c2011-08-04 18:03:41 -050067#define CONFIG_SYS_CCSRBAR 0xe0000000
68#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk9c53f402003-10-15 23:53:47 +000069
Kumar Galaaf5b3262008-06-06 13:12:18 -050070/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070071#define CONFIG_SYS_FSL_DDR1
Kumar Galaaf5b3262008-06-06 13:12:18 -050072#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
73#define CONFIG_DDR_SPD
74#undef CONFIG_FSL_DDR_INTERACTIVE
75
76#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
wdenk492b9e72004-08-01 23:02:45 +000077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
79#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk492b9e72004-08-01 23:02:45 +000080
Kumar Galaaf5b3262008-06-06 13:12:18 -050081#define CONFIG_NUM_DDR_CONTROLLERS 1
82#define CONFIG_DIMM_SLOTS_PER_CTLR 1
83#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk492b9e72004-08-01 23:02:45 +000084
Kumar Galaaf5b3262008-06-06 13:12:18 -050085/* I2C addresses of SPD EEPROMs */
86#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk492b9e72004-08-01 23:02:45 +000087
Kumar Galaaf5b3262008-06-06 13:12:18 -050088/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
90#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
91#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
92#define CONFIG_SYS_DDR_TIMING_1 0x37344321
93#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
94#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
95#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
96#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk9c53f402003-10-15 23:53:47 +000097
wdenk13eb2212004-07-09 23:27:13 +000098/*
99 * SDRAM on the Local Bus
100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
102#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk9c53f402003-10-15 23:53:47 +0000103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
105#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk9c53f402003-10-15 23:53:47 +0000106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
108#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
109#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
110#undef CONFIG_SYS_FLASH_CHECKSUM
111#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
112#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk13eb2212004-07-09 23:27:13 +0000113
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200114#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk9c53f402003-10-15 23:53:47 +0000115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
117#define CONFIG_SYS_RAMBOOT
wdenk9c53f402003-10-15 23:53:47 +0000118#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#undef CONFIG_SYS_RAMBOOT
wdenk9c53f402003-10-15 23:53:47 +0000120#endif
121
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200122#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_CFI
124#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk9c53f402003-10-15 23:53:47 +0000125
wdenk13eb2212004-07-09 23:27:13 +0000126#undef CONFIG_CLOCKS_IN_MHZ
127
wdenk13eb2212004-07-09 23:27:13 +0000128/*
129 * Local Bus Definitions
130 */
131
132/*
133 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk13eb2212004-07-09 23:27:13 +0000135 *
136 * For BR2, need:
137 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
138 * port-size = 32-bits = BR2[19:20] = 11
139 * no parity checking = BR2[21:22] = 00
140 * SDRAM for MSEL = BR2[24:26] = 011
141 * Valid = BR[31] = 1
142 *
143 * 0 4 8 12 16 20 24 28
144 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
145 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk13eb2212004-07-09 23:27:13 +0000147 * FIXME: the top 17 bits of BR2.
148 */
149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk13eb2212004-07-09 23:27:13 +0000151
152/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk13eb2212004-07-09 23:27:13 +0000154 *
155 * For OR2, need:
156 * 64MB mask for AM, OR2[0:7] = 1111 1100
157 * XAM, OR2[17:18] = 11
158 * 9 columns OR2[19-21] = 010
159 * 13 rows OR2[23-25] = 100
160 * EAD set for extra time OR[31] = 1
161 *
162 * 0 4 8 12 16 20 24 28
163 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
164 */
165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk13eb2212004-07-09 23:27:13 +0000167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
169#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
170#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
171#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk13eb2212004-07-09 23:27:13 +0000172
Kumar Gala727c6a62009-03-26 01:34:38 -0500173#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
174 | LSDMR_RFCR5 \
175 | LSDMR_PRETOACT3 \
176 | LSDMR_ACTTORW3 \
177 | LSDMR_BL8 \
178 | LSDMR_WRC2 \
179 | LSDMR_CL3 \
180 | LSDMR_RFEN \
wdenk13eb2212004-07-09 23:27:13 +0000181 )
182
183/*
184 * SDRAM Controller configuration sequence.
185 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500186#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
187#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
188#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
189#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
190#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk13eb2212004-07-09 23:27:13 +0000191
wdenk492b9e72004-08-01 23:02:45 +0000192/*
193 * 32KB, 8-bit wide for ADS config reg
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_BR4_PRELIM 0xf8000801
196#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
197#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk9c53f402003-10-15 23:53:47 +0000198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_RAM_LOCK 1
200#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200201#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk9c53f402003-10-15 23:53:47 +0000202
Wolfgang Denk0191e472010-10-26 14:34:52 +0200203#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk9c53f402003-10-15 23:53:47 +0000205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
207#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk9c53f402003-10-15 23:53:47 +0000208
209/* Serial Port */
210#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_NS16550_SERIAL
212#define CONFIG_SYS_NS16550_REG_SIZE 1
213#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk9c53f402003-10-15 23:53:47 +0000214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk9c53f402003-10-15 23:53:47 +0000216 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
219#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk9c53f402003-10-15 23:53:47 +0000220
Jon Loeliger43d818f2006-10-20 15:50:15 -0500221/*
222 * I2C
223 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200224#define CONFIG_SYS_I2C
225#define CONFIG_SYS_I2C_FSL
226#define CONFIG_SYS_FSL_I2C_SPEED 400000
227#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
228#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
229#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk13eb2212004-07-09 23:27:13 +0000230
231/* RapidIO MMU */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600232#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala3fe80872008-12-02 16:08:36 -0600233#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600234#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk13eb2212004-07-09 23:27:13 +0000236
237/*
238 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300239 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk13eb2212004-07-09 23:27:13 +0000240 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600241#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600242#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600243#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600245#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600246#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
248#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk9c53f402003-10-15 23:53:47 +0000249
wdenk9c53f402003-10-15 23:53:47 +0000250#if defined(CONFIG_PCI)
wdenk9c53f402003-10-15 23:53:47 +0000251#undef CONFIG_EEPRO100
wdenk13eb2212004-07-09 23:27:13 +0000252#undef CONFIG_TULIP
253
254#if !defined(CONFIG_PCI_PNP)
255 #define PCI_ENET0_IOADDR 0xe0000000
256 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200257 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk9c53f402003-10-15 23:53:47 +0000258#endif
wdenk13eb2212004-07-09 23:27:13 +0000259
260#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk13eb2212004-07-09 23:27:13 +0000262
263#endif /* CONFIG_PCI */
264
wdenk13eb2212004-07-09 23:27:13 +0000265#if defined(CONFIG_TSEC_ENET)
266
wdenk13eb2212004-07-09 23:27:13 +0000267#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500268#define CONFIG_TSEC1 1
269#define CONFIG_TSEC1_NAME "TSEC0"
270#define CONFIG_TSEC2 1
271#define CONFIG_TSEC2_NAME "TSEC1"
wdenk13eb2212004-07-09 23:27:13 +0000272#define TSEC1_PHY_ADDR 0
273#define TSEC2_PHY_ADDR 1
wdenk13eb2212004-07-09 23:27:13 +0000274#define TSEC1_PHYIDX 0
275#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500276#define TSEC1_FLAGS TSEC_GIGABIT
277#define TSEC2_FLAGS TSEC_GIGABIT
wdenk492b9e72004-08-01 23:02:45 +0000278
Jon Loeliger08d88602005-07-25 12:14:54 -0500279#if CONFIG_HAS_FEC
wdenk492b9e72004-08-01 23:02:45 +0000280#define CONFIG_MPC85XX_FEC 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500281#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk492b9e72004-08-01 23:02:45 +0000282#define FEC_PHY_ADDR 3
wdenk13eb2212004-07-09 23:27:13 +0000283#define FEC_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500284#define FEC_FLAGS 0
Jon Loeliger08d88602005-07-25 12:14:54 -0500285#endif
wdenk492b9e72004-08-01 23:02:45 +0000286
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500287/* Options are: TSEC[0-1], FEC */
288#define CONFIG_ETHPRIME "TSEC0"
wdenk13eb2212004-07-09 23:27:13 +0000289
290#endif /* CONFIG_TSEC_ENET */
291
wdenk13eb2212004-07-09 23:27:13 +0000292/*
293 * Environment
294 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200296 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200298 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
299 #define CONFIG_ENV_SIZE 0x2000
wdenk9c53f402003-10-15 23:53:47 +0000300#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200302 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200304 #define CONFIG_ENV_SIZE 0x2000
wdenk9c53f402003-10-15 23:53:47 +0000305#endif
306
wdenk13eb2212004-07-09 23:27:13 +0000307#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk9c53f402003-10-15 23:53:47 +0000309
Jon Loeligere63319f2007-06-13 13:22:08 -0500310/*
Jon Loeligered26c742007-07-10 09:10:49 -0500311 * BOOTP options
312 */
313#define CONFIG_BOOTP_BOOTFILESIZE
314#define CONFIG_BOOTP_BOOTPATH
315#define CONFIG_BOOTP_GATEWAY
316#define CONFIG_BOOTP_HOSTNAME
317
Jon Loeligered26c742007-07-10 09:10:49 -0500318/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500319 * Command line configuration.
320 */
Kumar Gala489675d2008-09-22 23:40:42 -0500321#define CONFIG_CMD_IRQ
Jon Loeligere63319f2007-06-13 13:22:08 -0500322
323#if defined(CONFIG_PCI)
324 #define CONFIG_CMD_PCI
325#endif
326
wdenk13eb2212004-07-09 23:27:13 +0000327#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk9c53f402003-10-15 23:53:47 +0000328
329/*
330 * Miscellaneous configurable options
331 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500333#define CONFIG_CMDLINE_EDITING /* Command-line editing */
334#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
wdenk13eb2212004-07-09 23:27:13 +0000336
Jon Loeligere63319f2007-06-13 13:22:08 -0500337#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk9c53f402003-10-15 23:53:47 +0000339#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk9c53f402003-10-15 23:53:47 +0000341#endif
wdenk13eb2212004-07-09 23:27:13 +0000342
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
344#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
345#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk9c53f402003-10-15 23:53:47 +0000346
347/*
348 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500349 * have to be in the first 64 MB of memory, since this is
wdenk9c53f402003-10-15 23:53:47 +0000350 * the maximum mapped by the Linux kernel during initialization.
351 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500352#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
353#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk9c53f402003-10-15 23:53:47 +0000354
Jon Loeligere63319f2007-06-13 13:22:08 -0500355#if defined(CONFIG_CMD_KGDB)
wdenk9c53f402003-10-15 23:53:47 +0000356#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk9c53f402003-10-15 23:53:47 +0000357#endif
358
wdenk492b9e72004-08-01 23:02:45 +0000359/*
360 * Environment Configuration
361 */
wdenk13eb2212004-07-09 23:27:13 +0000362
363/* The mac addresses for all ethernet interface */
wdenk9c53f402003-10-15 23:53:47 +0000364#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500365#define CONFIG_HAS_ETH0
wdenk54070ab2004-12-31 09:32:47 +0000366#define CONFIG_HAS_ETH1
wdenk54070ab2004-12-31 09:32:47 +0000367#define CONFIG_HAS_ETH2
wdenk9c53f402003-10-15 23:53:47 +0000368#endif
369
wdenk13eb2212004-07-09 23:27:13 +0000370#define CONFIG_IPADDR 192.168.1.253
371
372#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000373#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000374#define CONFIG_BOOTFILE "your.uImage"
wdenk13eb2212004-07-09 23:27:13 +0000375
376#define CONFIG_SERVERIP 192.168.1.1
377#define CONFIG_GATEWAYIP 192.168.1.1
378#define CONFIG_NETMASK 255.255.255.0
379
380#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
381
wdenk13eb2212004-07-09 23:27:13 +0000382#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
383
384#define CONFIG_BAUDRATE 115200
385
wdenk492b9e72004-08-01 23:02:45 +0000386#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk13eb2212004-07-09 23:27:13 +0000387 "netdev=eth0\0" \
388 "consoledev=ttyS0\0" \
Andy Fleming71a26172007-05-10 17:50:01 -0500389 "ramdiskaddr=1000000\0" \
Andy Fleming7243f972006-09-13 10:33:35 -0500390 "ramdiskfile=your.ramdisk.u-boot\0" \
391 "fdtaddr=400000\0" \
392 "fdtfile=your.fdt.dtb\0"
wdenk13eb2212004-07-09 23:27:13 +0000393
wdenk492b9e72004-08-01 23:02:45 +0000394#define CONFIG_NFSBOOTCOMMAND \
wdenk13eb2212004-07-09 23:27:13 +0000395 "setenv bootargs root=/dev/nfs rw " \
396 "nfsroot=$serverip:$rootpath " \
397 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
398 "console=$consoledev,$baudrate $othbootargs;" \
399 "tftp $loadaddr $bootfile;" \
Andy Fleming7243f972006-09-13 10:33:35 -0500400 "tftp $fdtaddr $fdtfile;" \
401 "bootm $loadaddr - $fdtaddr"
wdenk13eb2212004-07-09 23:27:13 +0000402
403#define CONFIG_RAMBOOTCOMMAND \
404 "setenv bootargs root=/dev/ram rw " \
405 "console=$consoledev,$baudrate $othbootargs;" \
406 "tftp $ramdiskaddr $ramdiskfile;" \
407 "tftp $loadaddr $bootfile;" \
Andy Fleming7243f972006-09-13 10:33:35 -0500408 "tftp $fdtaddr $fdtfile;" \
Andy Fleming71a26172007-05-10 17:50:01 -0500409 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk13eb2212004-07-09 23:27:13 +0000410
411#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk9c53f402003-10-15 23:53:47 +0000412
413#endif /* __CONFIG_H */