wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
Stefan Roese | 88fbf93 | 2010-04-15 16:07:28 +0200 | [diff] [blame] | 2 | * arch/powerpc/kernel/pci_auto.c |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 3 | * |
| 4 | * PCI autoconfiguration library |
| 5 | * |
| 6 | * Author: Matt Porter <mporter@mvista.com> |
| 7 | * |
| 8 | * Copyright 2000 MontaVista Software Inc. |
| 9 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 10 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #include <common.h> |
Simon Glass | 1c1695b | 2015-01-14 21:37:04 -0700 | [diff] [blame] | 14 | #include <errno.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 15 | #include <pci.h> |
| 16 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 17 | /* the user can define CONFIG_SYS_PCI_CACHE_LINE_SIZE to avoid problems */ |
| 18 | #ifndef CONFIG_SYS_PCI_CACHE_LINE_SIZE |
| 19 | #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8 |
Gary Jennejohn | 9a1263f | 2007-08-31 15:21:46 +0200 | [diff] [blame] | 20 | #endif |
| 21 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 22 | /* |
| 23 | * |
| 24 | */ |
| 25 | |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 26 | void pciauto_region_init(struct pci_region *res) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 27 | { |
Sergei Shtylyov | 9679f4d | 2007-04-23 15:30:39 +0200 | [diff] [blame] | 28 | /* |
| 29 | * Avoid allocating PCI resources from address 0 -- this is illegal |
| 30 | * according to PCI 2.1 and moreover, this is known to cause Linux IDE |
| 31 | * drivers to fail. Use a reasonable starting value of 0x1000 instead. |
| 32 | */ |
| 33 | res->bus_lower = res->bus_start ? res->bus_start : 0x1000; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 34 | } |
| 35 | |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 36 | void pciauto_region_align(struct pci_region *res, pci_size_t size) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 37 | { |
| 38 | res->bus_lower = ((res->bus_lower - 1) | (size - 1)) + 1; |
| 39 | } |
| 40 | |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 41 | int pciauto_region_allocate(struct pci_region *res, pci_size_t size, |
| 42 | pci_addr_t *bar) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 43 | { |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 44 | pci_addr_t addr; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 45 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 46 | if (!res) { |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 47 | debug("No resource"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 48 | goto error; |
| 49 | } |
| 50 | |
| 51 | addr = ((res->bus_lower - 1) | (size - 1)) + 1; |
| 52 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 53 | if (addr - res->bus_start + size > res->size) { |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 54 | debug("No room in resource"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 55 | goto error; |
| 56 | } |
| 57 | |
| 58 | res->bus_lower = addr + size; |
| 59 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 60 | debug("address=0x%llx bus_lower=0x%llx", (unsigned long long)addr, |
| 61 | (unsigned long long)res->bus_lower); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 62 | |
| 63 | *bar = addr; |
| 64 | return 0; |
| 65 | |
| 66 | error: |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 67 | *bar = (pci_addr_t)-1; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 68 | return -1; |
| 69 | } |
| 70 | |
| 71 | /* |
| 72 | * |
| 73 | */ |
| 74 | |
| 75 | void pciauto_setup_device(struct pci_controller *hose, |
| 76 | pci_dev_t dev, int bars_num, |
| 77 | struct pci_region *mem, |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 78 | struct pci_region *prefetch, |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 79 | struct pci_region *io) |
| 80 | { |
Kumar Gala | 1873d5c | 2012-09-19 04:47:36 +0000 | [diff] [blame] | 81 | u32 bar_response; |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 82 | pci_size_t bar_size; |
Andrew Sharp | f4f2482 | 2012-08-01 12:27:16 +0000 | [diff] [blame] | 83 | u16 cmdstat = 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 84 | int bar, bar_nr = 0; |
Bin Meng | 51e98ca | 2015-07-08 13:06:40 +0800 | [diff] [blame] | 85 | u8 header_type; |
| 86 | int rom_addr; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 87 | #ifndef CONFIG_PCI_ENUM_ONLY |
| 88 | pci_addr_t bar_value; |
| 89 | struct pci_region *bar_res; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 90 | int found_mem64 = 0; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 91 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 92 | |
Andrew Sharp | f4f2482 | 2012-08-01 12:27:16 +0000 | [diff] [blame] | 93 | pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 94 | cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | PCI_COMMAND_MASTER; |
| 95 | |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 96 | for (bar = PCI_BASE_ADDRESS_0; |
| 97 | bar < PCI_BASE_ADDRESS_0 + (bars_num * 4); bar += 4) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 98 | /* Tickle the BAR and get the response */ |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 99 | #ifndef CONFIG_PCI_ENUM_ONLY |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 100 | pci_hose_write_config_dword(hose, dev, bar, 0xffffffff); |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 101 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 102 | pci_hose_read_config_dword(hose, dev, bar, &bar_response); |
| 103 | |
| 104 | /* If BAR is not implemented go to the next BAR */ |
| 105 | if (!bar_response) |
| 106 | continue; |
| 107 | |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 108 | #ifndef CONFIG_PCI_ENUM_ONLY |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 109 | found_mem64 = 0; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 110 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 111 | |
| 112 | /* Check the BAR type and set our address mask */ |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 113 | if (bar_response & PCI_BASE_ADDRESS_SPACE) { |
Jin Zhengxiong-R64188 | f4ff3e8 | 2006-06-27 18:12:02 +0800 | [diff] [blame] | 114 | bar_size = ((~(bar_response & PCI_BASE_ADDRESS_IO_MASK)) |
| 115 | & 0xffff) + 1; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 116 | #ifndef CONFIG_PCI_ENUM_ONLY |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 117 | bar_res = io; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 118 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 119 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 120 | debug("PCI Autoconfig: BAR %d, I/O, size=0x%llx, ", |
| 121 | bar_nr, (unsigned long long)bar_size); |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 122 | } else { |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 123 | if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) == |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 124 | PCI_BASE_ADDRESS_MEM_TYPE_64) { |
| 125 | u32 bar_response_upper; |
| 126 | u64 bar64; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 127 | |
| 128 | #ifndef CONFIG_PCI_ENUM_ONLY |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 129 | pci_hose_write_config_dword(hose, dev, bar + 4, |
| 130 | 0xffffffff); |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 131 | #endif |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 132 | pci_hose_read_config_dword(hose, dev, bar + 4, |
| 133 | &bar_response_upper); |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 134 | |
| 135 | bar64 = ((u64)bar_response_upper << 32) | bar_response; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 136 | |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 137 | bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 138 | #ifndef CONFIG_PCI_ENUM_ONLY |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 139 | found_mem64 = 1; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 140 | #endif |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 141 | } else { |
| 142 | bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1); |
| 143 | } |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 144 | #ifndef CONFIG_PCI_ENUM_ONLY |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 145 | if (prefetch && (bar_response & PCI_BASE_ADDRESS_MEM_PREFETCH)) |
| 146 | bar_res = prefetch; |
| 147 | else |
| 148 | bar_res = mem; |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 149 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 150 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 151 | debug("PCI Autoconfig: BAR %d, Mem, size=0x%llx, ", |
| 152 | bar_nr, (unsigned long long)bar_size); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 153 | } |
| 154 | |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 155 | #ifndef CONFIG_PCI_ENUM_ONLY |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 156 | if (pciauto_region_allocate(bar_res, bar_size, &bar_value) == 0) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 157 | /* Write it out and update our limit */ |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 158 | pci_hose_write_config_dword(hose, dev, bar, (u32)bar_value); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 159 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 160 | if (found_mem64) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 161 | bar += 4; |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 162 | #ifdef CONFIG_SYS_PCI_64BIT |
| 163 | pci_hose_write_config_dword(hose, dev, bar, (u32)(bar_value>>32)); |
| 164 | #else |
| 165 | /* |
| 166 | * If we are a 64-bit decoder then increment to the |
| 167 | * upper 32 bits of the bar and force it to locate |
| 168 | * in the lower 4GB of memory. |
| 169 | */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 170 | pci_hose_write_config_dword(hose, dev, bar, 0x00000000); |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 171 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 172 | } |
| 173 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 174 | } |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 175 | #endif |
| 176 | cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ? |
| 177 | PCI_COMMAND_IO : PCI_COMMAND_MEMORY; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 178 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 179 | debug("\n"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 180 | |
| 181 | bar_nr++; |
| 182 | } |
| 183 | |
Bin Meng | 51e98ca | 2015-07-08 13:06:40 +0800 | [diff] [blame] | 184 | /* Configure the expansion ROM address */ |
| 185 | pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type); |
| 186 | if (header_type != PCI_HEADER_TYPE_CARDBUS) { |
| 187 | rom_addr = (header_type == PCI_HEADER_TYPE_NORMAL) ? |
| 188 | PCI_ROM_ADDRESS : PCI_ROM_ADDRESS1; |
| 189 | pci_hose_write_config_dword(hose, dev, rom_addr, 0xfffffffe); |
| 190 | pci_hose_read_config_dword(hose, dev, rom_addr, &bar_response); |
| 191 | if (bar_response) { |
| 192 | bar_size = -(bar_response & ~1); |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 193 | debug("PCI Autoconfig: ROM, size=%#x, ", |
| 194 | (unsigned int)bar_size); |
Bin Meng | 51e98ca | 2015-07-08 13:06:40 +0800 | [diff] [blame] | 195 | if (pciauto_region_allocate(mem, bar_size, |
| 196 | &bar_value) == 0) { |
| 197 | pci_hose_write_config_dword(hose, dev, rom_addr, |
| 198 | bar_value); |
| 199 | } |
| 200 | cmdstat |= PCI_COMMAND_MEMORY; |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 201 | debug("\n"); |
Bin Meng | 51e98ca | 2015-07-08 13:06:40 +0800 | [diff] [blame] | 202 | } |
| 203 | } |
| 204 | |
Andrew Sharp | f4f2482 | 2012-08-01 12:27:16 +0000 | [diff] [blame] | 205 | pci_hose_write_config_word(hose, dev, PCI_COMMAND, cmdstat); |
Gary Jennejohn | 9a1263f | 2007-08-31 15:21:46 +0200 | [diff] [blame] | 206 | pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | CONFIG_SYS_PCI_CACHE_LINE_SIZE); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 208 | pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80); |
| 209 | } |
| 210 | |
Ed Swarthout | a523296 | 2007-07-11 14:51:48 -0500 | [diff] [blame] | 211 | void pciauto_prescan_setup_bridge(struct pci_controller *hose, |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 212 | pci_dev_t dev, int sub_bus) |
| 213 | { |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 214 | struct pci_region *pci_mem; |
| 215 | struct pci_region *pci_prefetch; |
| 216 | struct pci_region *pci_io; |
David Feng | 3be54fd | 2015-02-02 16:53:13 +0800 | [diff] [blame] | 217 | u16 cmdstat, prefechable_64; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 218 | |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 219 | #ifdef CONFIG_DM_PCI |
| 220 | /* The root controller has the region information */ |
| 221 | struct pci_controller *ctlr_hose = pci_bus_to_hose(0); |
| 222 | |
| 223 | pci_mem = ctlr_hose->pci_mem; |
| 224 | pci_prefetch = ctlr_hose->pci_prefetch; |
| 225 | pci_io = ctlr_hose->pci_io; |
| 226 | #else |
| 227 | pci_mem = hose->pci_mem; |
| 228 | pci_prefetch = hose->pci_prefetch; |
| 229 | pci_io = hose->pci_io; |
| 230 | #endif |
| 231 | |
Andrew Sharp | f4f2482 | 2012-08-01 12:27:16 +0000 | [diff] [blame] | 232 | pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat); |
David Feng | 3be54fd | 2015-02-02 16:53:13 +0800 | [diff] [blame] | 233 | pci_hose_read_config_word(hose, dev, PCI_PREF_MEMORY_BASE, |
| 234 | &prefechable_64); |
| 235 | prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 236 | |
| 237 | /* Configure bus number registers */ |
Bin Meng | 07bd323 | 2015-07-19 00:20:03 +0800 | [diff] [blame] | 238 | #ifdef CONFIG_DM_PCI |
| 239 | pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS, PCI_BUS(dev)); |
| 240 | pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS, sub_bus); |
| 241 | #else |
Ed Swarthout | 4aeb55a | 2007-07-11 14:52:08 -0500 | [diff] [blame] | 242 | pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS, |
| 243 | PCI_BUS(dev) - hose->first_busno); |
| 244 | pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS, |
| 245 | sub_bus - hose->first_busno); |
Bin Meng | 07bd323 | 2015-07-19 00:20:03 +0800 | [diff] [blame] | 246 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 247 | pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, 0xff); |
| 248 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 249 | if (pci_mem) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 250 | /* Round memory allocator to 1MB boundary */ |
| 251 | pciauto_region_align(pci_mem, 0x100000); |
| 252 | |
| 253 | /* Set up memory and I/O filter limits, assume 32-bit I/O space */ |
| 254 | pci_hose_write_config_word(hose, dev, PCI_MEMORY_BASE, |
| 255 | (pci_mem->bus_lower & 0xfff00000) >> 16); |
| 256 | |
| 257 | cmdstat |= PCI_COMMAND_MEMORY; |
| 258 | } |
| 259 | |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 260 | if (pci_prefetch) { |
| 261 | /* Round memory allocator to 1MB boundary */ |
| 262 | pciauto_region_align(pci_prefetch, 0x100000); |
| 263 | |
| 264 | /* Set up memory and I/O filter limits, assume 32-bit I/O space */ |
| 265 | pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, |
| 266 | (pci_prefetch->bus_lower & 0xfff00000) >> 16); |
David Feng | 3be54fd | 2015-02-02 16:53:13 +0800 | [diff] [blame] | 267 | if (prefechable_64 == PCI_PREF_RANGE_TYPE_64) |
| 268 | #ifdef CONFIG_SYS_PCI_64BIT |
| 269 | pci_hose_write_config_dword(hose, dev, |
| 270 | PCI_PREF_BASE_UPPER32, |
| 271 | pci_prefetch->bus_lower >> 32); |
| 272 | #else |
| 273 | pci_hose_write_config_dword(hose, dev, |
| 274 | PCI_PREF_BASE_UPPER32, |
| 275 | 0x0); |
| 276 | #endif |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 277 | |
| 278 | cmdstat |= PCI_COMMAND_MEMORY; |
| 279 | } else { |
| 280 | /* We don't support prefetchable memory for now, so disable */ |
| 281 | pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, 0x1000); |
Matthew McClintock | 2f43f33 | 2006-06-28 10:44:23 -0500 | [diff] [blame] | 282 | pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, 0x0); |
David Feng | 3be54fd | 2015-02-02 16:53:13 +0800 | [diff] [blame] | 283 | if (prefechable_64 == PCI_PREF_RANGE_TYPE_64) { |
| 284 | pci_hose_write_config_word(hose, dev, PCI_PREF_BASE_UPPER32, 0x0); |
| 285 | pci_hose_write_config_word(hose, dev, PCI_PREF_LIMIT_UPPER32, 0x0); |
| 286 | } |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 287 | } |
| 288 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 289 | if (pci_io) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 290 | /* Round I/O allocator to 4KB boundary */ |
| 291 | pciauto_region_align(pci_io, 0x1000); |
| 292 | |
| 293 | pci_hose_write_config_byte(hose, dev, PCI_IO_BASE, |
| 294 | (pci_io->bus_lower & 0x0000f000) >> 8); |
| 295 | pci_hose_write_config_word(hose, dev, PCI_IO_BASE_UPPER16, |
| 296 | (pci_io->bus_lower & 0xffff0000) >> 16); |
| 297 | |
| 298 | cmdstat |= PCI_COMMAND_IO; |
| 299 | } |
| 300 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 301 | /* Enable memory and I/O accesses, enable bus master */ |
Andrew Sharp | f4f2482 | 2012-08-01 12:27:16 +0000 | [diff] [blame] | 302 | pci_hose_write_config_word(hose, dev, PCI_COMMAND, |
| 303 | cmdstat | PCI_COMMAND_MASTER); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 304 | } |
| 305 | |
Ed Swarthout | a523296 | 2007-07-11 14:51:48 -0500 | [diff] [blame] | 306 | void pciauto_postscan_setup_bridge(struct pci_controller *hose, |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 307 | pci_dev_t dev, int sub_bus) |
| 308 | { |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 309 | struct pci_region *pci_mem; |
| 310 | struct pci_region *pci_prefetch; |
| 311 | struct pci_region *pci_io; |
| 312 | |
| 313 | #ifdef CONFIG_DM_PCI |
| 314 | /* The root controller has the region information */ |
| 315 | struct pci_controller *ctlr_hose = pci_bus_to_hose(0); |
| 316 | |
| 317 | pci_mem = ctlr_hose->pci_mem; |
| 318 | pci_prefetch = ctlr_hose->pci_prefetch; |
| 319 | pci_io = ctlr_hose->pci_io; |
| 320 | #else |
| 321 | pci_mem = hose->pci_mem; |
| 322 | pci_prefetch = hose->pci_prefetch; |
| 323 | pci_io = hose->pci_io; |
| 324 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 325 | |
| 326 | /* Configure bus number registers */ |
Bin Meng | 07bd323 | 2015-07-19 00:20:03 +0800 | [diff] [blame] | 327 | #ifdef CONFIG_DM_PCI |
| 328 | pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, sub_bus); |
| 329 | #else |
Ed Swarthout | 4aeb55a | 2007-07-11 14:52:08 -0500 | [diff] [blame] | 330 | pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, |
| 331 | sub_bus - hose->first_busno); |
Bin Meng | 07bd323 | 2015-07-19 00:20:03 +0800 | [diff] [blame] | 332 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 333 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 334 | if (pci_mem) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 335 | /* Round memory allocator to 1MB boundary */ |
| 336 | pciauto_region_align(pci_mem, 0x100000); |
| 337 | |
| 338 | pci_hose_write_config_word(hose, dev, PCI_MEMORY_LIMIT, |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 339 | (pci_mem->bus_lower - 1) >> 16); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 342 | if (pci_prefetch) { |
David Feng | 3be54fd | 2015-02-02 16:53:13 +0800 | [diff] [blame] | 343 | u16 prefechable_64; |
| 344 | |
| 345 | pci_hose_read_config_word(hose, dev, |
| 346 | PCI_PREF_MEMORY_LIMIT, |
| 347 | &prefechable_64); |
| 348 | prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK; |
| 349 | |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 350 | /* Round memory allocator to 1MB boundary */ |
| 351 | pciauto_region_align(pci_prefetch, 0x100000); |
| 352 | |
| 353 | pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 354 | (pci_prefetch->bus_lower - 1) >> 16); |
David Feng | 3be54fd | 2015-02-02 16:53:13 +0800 | [diff] [blame] | 355 | if (prefechable_64 == PCI_PREF_RANGE_TYPE_64) |
| 356 | #ifdef CONFIG_SYS_PCI_64BIT |
| 357 | pci_hose_write_config_dword(hose, dev, |
| 358 | PCI_PREF_LIMIT_UPPER32, |
| 359 | (pci_prefetch->bus_lower - 1) >> 32); |
| 360 | #else |
| 361 | pci_hose_write_config_dword(hose, dev, |
| 362 | PCI_PREF_LIMIT_UPPER32, |
| 363 | 0x0); |
| 364 | #endif |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 365 | } |
| 366 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 367 | if (pci_io) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 368 | /* Round I/O allocator to 4KB boundary */ |
| 369 | pciauto_region_align(pci_io, 0x1000); |
| 370 | |
| 371 | pci_hose_write_config_byte(hose, dev, PCI_IO_LIMIT, |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 372 | ((pci_io->bus_lower - 1) & 0x0000f000) >> 8); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 373 | pci_hose_write_config_word(hose, dev, PCI_IO_LIMIT_UPPER16, |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 374 | ((pci_io->bus_lower - 1) & 0xffff0000) >> 16); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 375 | } |
| 376 | } |
| 377 | |
| 378 | /* |
| 379 | * |
| 380 | */ |
| 381 | |
| 382 | void pciauto_config_init(struct pci_controller *hose) |
| 383 | { |
| 384 | int i; |
| 385 | |
Thierry Reding | a3d5df3 | 2013-09-20 15:50:50 +0200 | [diff] [blame] | 386 | hose->pci_io = hose->pci_mem = hose->pci_prefetch = NULL; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 387 | |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 388 | for (i = 0; i < hose->region_count; i++) { |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 389 | switch(hose->regions[i].flags) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 390 | case PCI_REGION_IO: |
| 391 | if (!hose->pci_io || |
| 392 | hose->pci_io->size < hose->regions[i].size) |
| 393 | hose->pci_io = hose->regions + i; |
| 394 | break; |
| 395 | case PCI_REGION_MEM: |
| 396 | if (!hose->pci_mem || |
| 397 | hose->pci_mem->size < hose->regions[i].size) |
| 398 | hose->pci_mem = hose->regions + i; |
| 399 | break; |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 400 | case (PCI_REGION_MEM | PCI_REGION_PREFETCH): |
| 401 | if (!hose->pci_prefetch || |
| 402 | hose->pci_prefetch->size < hose->regions[i].size) |
| 403 | hose->pci_prefetch = hose->regions + i; |
| 404 | break; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 405 | } |
| 406 | } |
| 407 | |
| 408 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 409 | if (hose->pci_mem) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 410 | pciauto_region_init(hose->pci_mem); |
| 411 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 412 | debug("PCI Autoconfig: Bus Memory region: [0x%llx-0x%llx],\n" |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 413 | "\t\tPhysical Memory [%llx-%llxx]\n", |
| 414 | (u64)hose->pci_mem->bus_start, |
| 415 | (u64)(hose->pci_mem->bus_start + hose->pci_mem->size - 1), |
| 416 | (u64)hose->pci_mem->phys_start, |
| 417 | (u64)(hose->pci_mem->phys_start + hose->pci_mem->size - 1)); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 418 | } |
| 419 | |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 420 | if (hose->pci_prefetch) { |
| 421 | pciauto_region_init(hose->pci_prefetch); |
| 422 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 423 | debug("PCI Autoconfig: Bus Prefetchable Mem: [0x%llx-0x%llx],\n" |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 424 | "\t\tPhysical Memory [%llx-%llx]\n", |
| 425 | (u64)hose->pci_prefetch->bus_start, |
| 426 | (u64)(hose->pci_prefetch->bus_start + |
| 427 | hose->pci_prefetch->size - 1), |
| 428 | (u64)hose->pci_prefetch->phys_start, |
| 429 | (u64)(hose->pci_prefetch->phys_start + |
| 430 | hose->pci_prefetch->size - 1)); |
Kumar Gala | e5ce420 | 2006-01-11 13:24:15 -0600 | [diff] [blame] | 431 | } |
| 432 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 433 | if (hose->pci_io) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 434 | pciauto_region_init(hose->pci_io); |
| 435 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 436 | debug("PCI Autoconfig: Bus I/O region: [0x%llx-0x%llx],\n" |
Kumar Gala | ad714f5 | 2008-10-21 08:36:08 -0500 | [diff] [blame] | 437 | "\t\tPhysical Memory: [%llx-%llx]\n", |
| 438 | (u64)hose->pci_io->bus_start, |
| 439 | (u64)(hose->pci_io->bus_start + hose->pci_io->size - 1), |
| 440 | (u64)hose->pci_io->phys_start, |
| 441 | (u64)(hose->pci_io->phys_start + hose->pci_io->size - 1)); |
Ed Swarthout | a523296 | 2007-07-11 14:51:48 -0500 | [diff] [blame] | 442 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 443 | } |
| 444 | } |
| 445 | |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 446 | /* |
| 447 | * HJF: Changed this to return int. I think this is required |
wdenk | 452cfd6 | 2002-11-19 11:04:11 +0000 | [diff] [blame] | 448 | * to get the correct result when scanning bridges |
| 449 | */ |
| 450 | int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 451 | { |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 452 | struct pci_region *pci_mem; |
| 453 | struct pci_region *pci_prefetch; |
| 454 | struct pci_region *pci_io; |
wdenk | 452cfd6 | 2002-11-19 11:04:11 +0000 | [diff] [blame] | 455 | unsigned int sub_bus = PCI_BUS(dev); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 456 | unsigned short class; |
wdenk | 2cefd15 | 2004-02-08 22:55:38 +0000 | [diff] [blame] | 457 | int n; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 458 | |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 459 | #ifdef CONFIG_DM_PCI |
| 460 | /* The root controller has the region information */ |
| 461 | struct pci_controller *ctlr_hose = pci_bus_to_hose(0); |
| 462 | |
| 463 | pci_mem = ctlr_hose->pci_mem; |
| 464 | pci_prefetch = ctlr_hose->pci_prefetch; |
| 465 | pci_io = ctlr_hose->pci_io; |
| 466 | #else |
| 467 | pci_mem = hose->pci_mem; |
| 468 | pci_prefetch = hose->pci_prefetch; |
| 469 | pci_io = hose->pci_io; |
| 470 | #endif |
| 471 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 472 | pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class); |
| 473 | |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 474 | switch (class) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 475 | case PCI_CLASS_BRIDGE_PCI: |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 476 | debug("PCI Autoconfig: Found P2P bridge, device %d\n", |
| 477 | PCI_DEV(dev)); |
Simon Glass | b94dc89 | 2015-03-05 12:25:25 -0700 | [diff] [blame] | 478 | |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 479 | pciauto_setup_device(hose, dev, 2, pci_mem, |
| 480 | pci_prefetch, pci_io); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 481 | |
Simon Glass | b94dc89 | 2015-03-05 12:25:25 -0700 | [diff] [blame] | 482 | #ifdef CONFIG_DM_PCI |
| 483 | n = dm_pci_hose_probe_bus(hose, dev); |
| 484 | if (n < 0) |
| 485 | return n; |
| 486 | sub_bus = (unsigned int)n; |
| 487 | #else |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 488 | /* Passing in current_busno allows for sibling P2P bridges */ |
Simon Glass | b94dc89 | 2015-03-05 12:25:25 -0700 | [diff] [blame] | 489 | hose->current_busno++; |
wdenk | 2cefd15 | 2004-02-08 22:55:38 +0000 | [diff] [blame] | 490 | pciauto_prescan_setup_bridge(hose, dev, hose->current_busno); |
wdenk | 6cfa84e | 2004-02-10 00:03:41 +0000 | [diff] [blame] | 491 | /* |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 492 | * need to figure out if this is a subordinate bridge on the bus |
wdenk | 2cefd15 | 2004-02-08 22:55:38 +0000 | [diff] [blame] | 493 | * to be able to properly set the pri/sec/sub bridge registers. |
| 494 | */ |
| 495 | n = pci_hose_scan_bus(hose, hose->current_busno); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 496 | |
wdenk | 56ed43e | 2004-02-22 23:46:08 +0000 | [diff] [blame] | 497 | /* figure out the deepest we've gone for this leg */ |
Masahiro Yamada | db20464 | 2014-11-07 03:03:31 +0900 | [diff] [blame] | 498 | sub_bus = max((unsigned int)n, sub_bus); |
wdenk | b666c8f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 499 | pciauto_postscan_setup_bridge(hose, dev, sub_bus); |
wdenk | 2cefd15 | 2004-02-08 22:55:38 +0000 | [diff] [blame] | 500 | |
wdenk | b666c8f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 501 | sub_bus = hose->current_busno; |
Simon Glass | b94dc89 | 2015-03-05 12:25:25 -0700 | [diff] [blame] | 502 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 503 | break; |
| 504 | |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 505 | case PCI_CLASS_BRIDGE_CARDBUS: |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 506 | /* |
| 507 | * just do a minimal setup of the bridge, |
| 508 | * let the OS take care of the rest |
| 509 | */ |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 510 | pciauto_setup_device(hose, dev, 0, pci_mem, |
| 511 | pci_prefetch, pci_io); |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 512 | |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 513 | debug("PCI Autoconfig: Found P2CardBus bridge, device %d\n", |
| 514 | PCI_DEV(dev)); |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 515 | |
Simon Glass | b94dc89 | 2015-03-05 12:25:25 -0700 | [diff] [blame] | 516 | #ifndef CONFIG_DM_PCI |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 517 | hose->current_busno++; |
Simon Glass | b94dc89 | 2015-03-05 12:25:25 -0700 | [diff] [blame] | 518 | #endif |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 519 | break; |
| 520 | |
TsiChung Liew | 521f97b | 2008-03-30 01:19:06 -0500 | [diff] [blame] | 521 | #if defined(CONFIG_PCIAUTO_SKIP_HOST_BRIDGE) |
wdenk | 5d84173 | 2003-08-17 18:55:18 +0000 | [diff] [blame] | 522 | case PCI_CLASS_BRIDGE_OTHER: |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 523 | debug("PCI Autoconfig: Skipping bridge device %d\n", |
| 524 | PCI_DEV(dev)); |
wdenk | 5d84173 | 2003-08-17 18:55:18 +0000 | [diff] [blame] | 525 | break; |
| 526 | #endif |
Reinhard Arlt | 4691179 | 2009-07-25 06:19:12 +0200 | [diff] [blame] | 527 | #if defined(CONFIG_MPC834x) && !defined(CONFIG_VME8349) |
Rafal Jaworowski | 384da5e | 2005-10-17 02:39:53 +0200 | [diff] [blame] | 528 | case PCI_CLASS_BRIDGE_OTHER: |
| 529 | /* |
| 530 | * The host/PCI bridge 1 seems broken in 8349 - it presents |
| 531 | * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_ |
| 532 | * device claiming resources io/mem/irq.. we only allow for |
| 533 | * the PIMMR window to be allocated (BAR0 - 1MB size) |
| 534 | */ |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 535 | debug("PCI Autoconfig: Broken bridge found, only minimal config\n"); |
Andrew Sharp | 6870513 | 2012-08-29 14:16:29 +0000 | [diff] [blame] | 536 | pciauto_setup_device(hose, dev, 0, hose->pci_mem, |
| 537 | hose->pci_prefetch, hose->pci_io); |
Rafal Jaworowski | 384da5e | 2005-10-17 02:39:53 +0200 | [diff] [blame] | 538 | break; |
| 539 | #endif |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 540 | |
| 541 | case PCI_CLASS_PROCESSOR_POWERPC: /* an agent or end-point */ |
Simon Glass | 927c104 | 2015-07-31 09:31:33 -0600 | [diff] [blame^] | 542 | debug("PCI AutoConfig: Found PowerPC device\n"); |
Andrew Sharp | 61d47ca | 2012-08-29 14:16:32 +0000 | [diff] [blame] | 543 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 544 | default: |
Bin Meng | 3916409 | 2015-07-19 00:20:06 +0800 | [diff] [blame] | 545 | pciauto_setup_device(hose, dev, 6, pci_mem, |
| 546 | pci_prefetch, pci_io); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 547 | break; |
| 548 | } |
wdenk | 452cfd6 | 2002-11-19 11:04:11 +0000 | [diff] [blame] | 549 | |
| 550 | return sub_bus; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 551 | } |