blob: 6f82e15f82c3ec1b65dcdc2d4318c35642ee2db6 [file] [log] [blame]
Valentin Longchampc98bf292013-10-18 11:47:24 +02001/*
2 * (C) Copyright 2013 Keymile AG
3 * Valentin Longchamp <valentin.longchamp@keymile.com>
4 *
5 * Copyright 2009-2011 Freescale Semiconductor, Inc.
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#include <common.h>
11#include <i2c.h>
12#include <hwconfig.h>
13#include <asm/mmu.h>
York Sunf0626592013-09-30 09:22:09 -070014#include <fsl_ddr_sdram.h>
15#include <fsl_ddr_dimm_params.h>
Valentin Longchampc98bf292013-10-18 11:47:24 +020016
Simon Glass39f90ba2017-03-31 08:40:25 -060017DECLARE_GLOBAL_DATA_PTR;
18
Valentin Longchampc98bf292013-10-18 11:47:24 +020019void fsl_ddr_board_options(memctl_options_t *popts,
20 dimm_params_t *pdimm,
21 unsigned int ctrl_num)
22{
23 if (ctrl_num) {
24 printf("Wrong parameter for controller number %d", ctrl_num);
25 return;
26 }
27
28 /* automatic calibration for nb of cycles between read and DQS pre */
29 popts->cpo_override = 0xFF;
30
31 /* 1/2 clk delay between wr command and data strobe */
32 popts->write_data_delay = 4;
33 /* clk lauched 1/2 applied cylcle after address command */
34 popts->clk_adjust = 4;
35 /* 1T timing: command/address held for only 1 cycle */
36 popts->twot_en = 0;
37
38 /* we have only one module, half str should be OK */
39 popts->half_strength_driver_enable = 1;
40
Robert P. J. Day8d56db92016-07-15 13:44:45 -040041 /* wrlvl values overridden as recommended by ddr init func */
Valentin Longchampc98bf292013-10-18 11:47:24 +020042 popts->wrlvl_override = 1;
43 popts->wrlvl_sample = 0xf;
44 popts->wrlvl_start = 0x6;
45
46 /* Enable ZQ calibration */
47 popts->zq_en = 1;
48
49 /* DHC_EN =1, ODT = 75 Ohm */
50 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR_ODT_75ohm;
51}
52
Simon Glassd35f3382017-04-06 12:47:05 -060053int dram_init(void)
Valentin Longchampc98bf292013-10-18 11:47:24 +020054{
55 phys_size_t dram_size = 0;
56
57 puts("Initializing with SPD\n");
58
59 dram_size = fsl_ddr_sdram();
60
61 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
62 dram_size *= 0x100000;
63
64 debug(" DDR: ");
Simon Glass39f90ba2017-03-31 08:40:25 -060065 gd->ram_size = dram_size;
66
67 return 0;
Valentin Longchampc98bf292013-10-18 11:47:24 +020068}