blob: c5c3a845e417e8ffc466e6fc5a051fb4736aa363 [file] [log] [blame]
Stefan Roesea34997d2005-09-22 09:16:57 +02001/*
2 * (C) Copyright 2005
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roesea34997d2005-09-22 09:16:57 +02006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
Stefan Roesea34997d2005-09-22 09:16:57 +020021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
Matthias Fuchs080763f2015-01-12 22:47:32 +010023#define CONFIG_DISPLAY_BOARDINFO
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024
Stefan Roesea34997d2005-09-22 09:16:57 +020025#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
26
27#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
28
29#define CONFIG_BAUDRATE 9600
Stefan Roesea34997d2005-09-22 09:16:57 +020030
31#undef CONFIG_BOOTARGS
32#undef CONFIG_BOOTCOMMAND
33
34#define CONFIG_PREBOOT /* enable preboot variable */
35
36#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roesea34997d2005-09-22 09:16:57 +020038
39#define CONFIG_MII 1 /* MII PHY management */
40#define CONFIG_PHY_ADDR 0 /* PHY address */
41
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050042/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050043 * BOOTP options
44 */
45#define CONFIG_BOOTP_BOOTFILESIZE
46#define CONFIG_BOOTP_BOOTPATH
47#define CONFIG_BOOTP_GATEWAY
48#define CONFIG_BOOTP_HOSTNAME
49
Jon Loeligerf5709d12007-07-10 09:02:57 -050050/*
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050051 * Command line configuration.
52 */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050053#define CONFIG_CMD_PCI
54#define CONFIG_CMD_IRQ
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050055#define CONFIG_CMD_BSP
56#define CONFIG_CMD_EEPROM
57
Stefan Roesea34997d2005-09-22 09:16:57 +020058#undef CONFIG_WATCHDOG /* watchdog disabled */
59
60#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
61
62/*
63 * Miscellaneous configurable options
64 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefan Roesea34997d2005-09-22 09:16:57 +020066
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050067#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesea34997d2005-09-22 09:16:57 +020069#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesea34997d2005-09-22 09:16:57 +020071#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
73#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
74#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roesea34997d2005-09-22 09:16:57 +020075
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
Stefan Roesea34997d2005-09-22 09:16:57 +020077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
Stefan Roesea34997d2005-09-22 09:16:57 +020079
80#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
81
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
83#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roesea34997d2005-09-22 09:16:57 +020084
Stefan Roese3ddce572010-09-20 16:05:31 +020085#define CONFIG_CONS_INDEX 2 /* Use UART1 */
Stefan Roese3ddce572010-09-20 16:05:31 +020086#define CONFIG_SYS_NS16550_SERIAL
87#define CONFIG_SYS_NS16550_REG_SIZE 1
88#define CONFIG_SYS_NS16550_CLK get_serial_clock()
89
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_BASE_BAUD 691200
Stefan Roesea34997d2005-09-22 09:16:57 +020092
93/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_BAUDRATE_TABLE \
Stefan Roesea34997d2005-09-22 09:16:57 +020095 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
96 57600, 115200, 230400, 460800, 921600 }
97
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
99#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Stefan Roesea34997d2005-09-22 09:16:57 +0200100
Stefan Roesea34997d2005-09-22 09:16:57 +0200101#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
102
103#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
Stefan Roesea34997d2005-09-22 09:16:57 +0200106
107/*-----------------------------------------------------------------------
108 * PCI stuff
109 *-----------------------------------------------------------------------
110 */
111#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
112#define PCI_HOST_FORCE 1 /* configure as pci host */
113#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
114
115#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000116#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roesea34997d2005-09-22 09:16:57 +0200117#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
118#define CONFIG_PCI_PNP /* do pci plug-and-play */
119 /* resource configuration */
120
121#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
122
123#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
124
125#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
128#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x040b /* PCI Device ID: CPCI-2DP */
129#define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
Stefan Roese1c671a92006-01-18 20:03:15 +0100130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
132#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
133#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
134#define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs + PB0/1 */
135#define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
136#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
Stefan Roesea34997d2005-09-22 09:16:57 +0200137
138/*-----------------------------------------------------------------------
139 * Start addresses for the final memory configuration
140 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Stefan Roesea34997d2005-09-22 09:16:57 +0200142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_SDRAM_BASE 0x00000000
144#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
145#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
146#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
147#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
Stefan Roesea34997d2005-09-22 09:16:57 +0200148
149/*
150 * For booting Linux, the board info and command line data
151 * have to be in the first 8 MB of memory, since this is
152 * the maximum mapped by the Linux kernel during initialization.
153 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roesea34997d2005-09-22 09:16:57 +0200155/*-----------------------------------------------------------------------
156 * FLASH organization
157 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
159#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Stefan Roesea34997d2005-09-22 09:16:57 +0200160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
162#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roesea34997d2005-09-22 09:16:57 +0200163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
165#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
166#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Stefan Roesea34997d2005-09-22 09:16:57 +0200167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
169#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
170#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
Stefan Roesea34997d2005-09-22 09:16:57 +0200171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roesea34997d2005-09-22 09:16:57 +0200173
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200174#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200175#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
176#define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
Stefan Roesea34997d2005-09-22 09:16:57 +0200177
178/*-----------------------------------------------------------------------
179 * I2C EEPROM (CAT24WC16) for environment
180 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000181#define CONFIG_SYS_I2C
182#define CONFIG_SYS_I2C_PPC4XX
183#define CONFIG_SYS_I2C_PPC4XX_CH0
184#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
185#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
Stefan Roesea34997d2005-09-22 09:16:57 +0200186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
188#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Stefan Roesea34997d2005-09-22 09:16:57 +0200189/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
191#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
Stefan Roesea34997d2005-09-22 09:16:57 +0200192 /* 16 byte page write mode using*/
193 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Stefan Roesea34997d2005-09-22 09:16:57 +0200195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_EEPROM_WREN 1
Stefan Roesea34997d2005-09-22 09:16:57 +0200197
Stefan Roesea34997d2005-09-22 09:16:57 +0200198/*
199 * Init Memory Controller:
200 *
201 * BR0/1 and OR0/1 (FLASH)
202 */
203#define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
204#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
205
206/*-----------------------------------------------------------------------
207 * External Bus Controller (EBC) Setup
208 */
209
210/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_EBC_PB0AP 0x92015480
212#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
Stefan Roesea34997d2005-09-22 09:16:57 +0200213
214/* Memory Bank 2 (PB0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_EBC_PB2AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
216#define CONFIG_SYS_EBC_PB2CR 0xEF018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesea34997d2005-09-22 09:16:57 +0200217
218/* Memory Bank 3 (PB1) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_EBC_PB3AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
220#define CONFIG_SYS_EBC_PB3CR 0xEF118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesea34997d2005-09-22 09:16:57 +0200221
222/*-----------------------------------------------------------------------
223 * Definitions for initial stack pointer and data area (in data cache)
224 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
Stefan Roesea34997d2005-09-22 09:16:57 +0200226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200228#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200229#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesea34997d2005-09-22 09:16:57 +0200231
232/*-----------------------------------------------------------------------
233 * GPIO definitions
234 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 13) /* GPIO13 */
236#define CONFIG_SYS_SELF_RST (0x80000000 >> 14) /* GPIO14 */
237#define CONFIG_SYS_PB_LED (0x80000000 >> 16) /* GPIO16 */
238#define CONFIG_SYS_INTA_FAKE (0x80000000 >> 23) /* GPIO23 */
Stefan Roesea34997d2005-09-22 09:16:57 +0200239
Stefan Roesea34997d2005-09-22 09:16:57 +0200240#endif /* __CONFIG_H */