blob: c4108912a6b0b7ff770820b270a82c84f4ddf718 [file] [log] [blame]
wdenk2a831612005-04-06 00:04:16 +00001/*
2 * (C) Copyright 2004
3 * Robert Whaley, Applied Data Systems, Inc. rwhaley@applieddata.net
4 *
5 * (C) Copyright 2002
6 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
7 *
8 * (C) Copyright 2002
9 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
10 * Marius Groeger <mgroeger@sysgo.de>
11 *
12 * Configuation settings for the LUBBOCK board.
13 *
14 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 */
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
36/*
wdenk2a831612005-04-06 00:04:16 +000037 * High Level Configuration Options
38 * (easy to change)
39 */
40#define CONFIG_PXA27X 1 /* This is an PXA27x CPU */
41#define CONFIG_ADSVIX 1 /* on a Adsvix Board */
42#define CONFIG_MMC 1
43#define BOARD_LATE_INIT 1
44
45#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
46
wdenk91fcc952005-04-06 13:52:31 +000047#define RTC
48
wdenk2a831612005-04-06 00:04:16 +000049/*
50 * Size of malloc() pool
51 */
52#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
53#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
54
55/*
56 * Hardware drivers
57 */
58
59/*
60 * select serial console configuration
61 */
62#define CONFIG_FFUART 1 /* we use FFUART on ADSVIX */
63
64/* allow to overwrite serial and ethaddr */
65#define CONFIG_ENV_OVERWRITE
66
67#define CONFIG_BAUDRATE 38400
68
69#define CONFIG_DOS_PARTITION 1
70
71#define CONFIG_COMMANDS ((CONFIG_CMD_DFL & ~CFG_CMD_NET) | CFG_CMD_MMC | CFG_CMD_FAT | CFG_CMD_IDE | CFG_CMD_PCMCIA)
72
73/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
74#include <cmd_confdefs.h>
75
76#undef CONFIG_SHOW_BOOT_PROGRESS
77
78#define CONFIG_BOOTDELAY 3
79#define CONFIG_SERVERIP 192.168.1.99
80#define CONFIG_BOOTCOMMAND "run boot_flash"
81#define CONFIG_BOOTARGS "console=ttyS0,38400 ramdisk_size=12288"\
82 " rw root=/dev/ram initrd=0xa0800000,5m"
83
84#define CONFIG_EXTRA_ENV_SETTINGS \
85 "program_boot_cf=" \
86 "mw.b 0xa0010000 0xff 0x20000; " \
87 "if pinit on && " \
88 "ide reset && " \
89 "fatload ide 0 0xa0010000 u-boot.bin; " \
90 "then " \
91 "protect off 0x0 0x1ffff; " \
92 "erase 0x0 0x1ffff; " \
93 "cp.b 0xa0010000 0x0 0x20000; " \
94 "fi\0" \
95 "program_uzImage_cf=" \
96 "mw.b 0xa0010000 0xff 0x180000; " \
97 "if pinit on && " \
98 "ide reset && " \
99 "fatload ide 0 0xa0010000 uzImage; " \
100 "then " \
101 "protect off 0x40000 0x1bffff; " \
102 "erase 0x40000 0x1bffff; " \
103 "cp.b 0xa0010000 0x40000 0x180000; " \
104 "fi\0" \
105 "program_ramdisk_cf=" \
106 "mw.b 0xa0010000 0xff 0x500000; " \
107 "if pinit on && " \
108 "ide reset && " \
109 "fatload ide 0 0xa0010000 ramdisk.gz; " \
110 "then " \
111 "protect off 0x1c0000 0x6bffff; " \
112 "erase 0x1c0000 0x6bffff; " \
113 "cp.b 0xa0010000 0x1c0000 0x500000; " \
114 "fi\0" \
115 "boot_cf=" \
116 "if pinit on && " \
117 "ide reset && " \
118 "fatload ide 0 0xa0030000 uzImage && " \
119 "fatload ide 0 0xa0800000 ramdisk.gz; " \
120 "then " \
121 "bootm 0xa0030000; " \
122 "fi\0" \
123 "program_boot_mmc=" \
124 "mw.b 0xa0010000 0xff 0x20000; " \
125 "if mmcinit && " \
126 "fatload mmc 0 0xa0010000 u-boot.bin; " \
127 "then " \
128 "protect off 0x0 0x1ffff; " \
129 "erase 0x0 0x1ffff; " \
130 "cp.b 0xa0010000 0x0 0x20000; " \
131 "fi\0" \
132 "program_uzImage_mmc=" \
133 "mw.b 0xa0010000 0xff 0x180000; " \
134 "if mmcinit && " \
135 "fatload mmc 0 0xa0010000 uzImage; " \
136 "then " \
137 "protect off 0x40000 0x1bffff; " \
138 "erase 0x40000 0x1bffff; " \
139 "cp.b 0xa0010000 0x40000 0x180000; " \
140 "fi\0" \
141 "program_ramdisk_mmc=" \
142 "mw.b 0xa0010000 0xff 0x500000; " \
143 "if mmcinit && " \
144 "fatload mmc 0 0xa0010000 ramdisk.gz; " \
145 "then " \
146 "protect off 0x1c0000 0x6bffff; " \
147 "erase 0x1c0000 0x6bffff; " \
148 "cp.b 0xa0010000 0x1c0000 0x500000; " \
149 "fi\0" \
150 "boot_mmc=" \
151 "if mmcinit && " \
152 "fatload mmc 0 0xa0030000 uzImage && " \
153 "fatload mmc 0 0xa0800000 ramdisk.gz; " \
154 "then " \
155 "bootm 0xa0030000; " \
156 "fi\0" \
157 "boot_flash=" \
158 "cp.b 0x1c0000 0xa0800000 0x500000; " \
159 "bootm 0x40000\0" \
160
161#define CONFIG_SETUP_MEMORY_TAGS 1
162#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
163/* #define CONFIG_INITRD_TAG 1 */
164
165#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
166#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
167#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
168#endif
169
170/*
171 * Miscellaneous configurable options
172 */
173#define CFG_HUSH_PARSER 1
174#define CFG_PROMPT_HUSH_PS2 "> "
175
176#define CFG_LONGHELP /* undef to save memory */
177#ifdef CFG_HUSH_PARSER
178#define CFG_PROMPT "$ " /* Monitor Command Prompt */
179#else
180#define CFG_PROMPT "=> " /* Monitor Command Prompt */
181#endif
182#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
183#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
184#define CFG_MAXARGS 16 /* max number of command args */
185#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
186#define CFG_DEVICE_NULLDEV 1
187
188#define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
189#define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
190
191#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
192
193#define CFG_LOAD_ADDR 0xa1000000 /* default load address */
194
195#define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
196#define CFG_CPUSPEED 0x207 /* need to look more closely, I think this is Turbo = 2x, L=91Mhz */
197
198 /* valid baudrates */
199#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
200
201#define CFG_MMC_BASE 0xF0000000
202
203/*
204 * Stack sizes
205 *
206 * The stack sizes are set up in start.S using the settings below
207 */
208#define CONFIG_STACKSIZE (128*1024) /* regular stack */
209#ifdef CONFIG_USE_IRQ
210#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
211#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
212#endif
213
214/*
215 * Physical Memory Map
216 */
217#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
218#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
219#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
220#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
221#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
222#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
223#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
224#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
225#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
226
227#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
228
229#define CFG_DRAM_BASE 0xa0000000
230#define CFG_DRAM_SIZE 0x04000000
231
232#define CFG_FLASH_BASE PHYS_FLASH_1
233
234/*
235 * GPIO settings
236 */
237
238#define CFG_GPSR0_VAL 0x00018004
239#define CFG_GPSR1_VAL 0x004F0080
240#define CFG_GPSR2_VAL 0x13EFC000
241#define CFG_GPSR3_VAL 0x0006E032
242#define CFG_GPCR0_VAL 0x084AFE1A
243#define CFG_GPCR1_VAL 0x003003F2
244#define CFG_GPCR2_VAL 0x0C014000
245#define CFG_GPCR3_VAL 0x00000C00
246#define CFG_GPDR0_VAL 0xCBC3BFFC
247#define CFG_GPDR1_VAL 0x00FFABF3
248#define CFG_GPDR2_VAL 0x1EEFFC00
249#define CFG_GPDR3_VAL 0x0187EC32
250#define CFG_GAFR0_L_VAL 0x84400000
251#define CFG_GAFR0_U_VAL 0xA51A8010
252#define CFG_GAFR1_L_VAL 0x699A955A
253#define CFG_GAFR1_U_VAL 0x0005A0AA
254#define CFG_GAFR2_L_VAL 0x40000000
255#define CFG_GAFR2_U_VAL 0x0109A400
256#define CFG_GAFR3_L_VAL 0x54000000
257#define CFG_GAFR3_U_VAL 0x00001409
258
259#define CFG_PSSR_VAL 0x20
260
261/*
262 * Clock settings
263 */
264#define CFG_CKEN 0x00400200
265#define CFG_CCCR 0x02000290 /* 520Mhz */
266/* #define CFG_CCCR 0x02000210 416 Mhz */
267
268/*
269 * Memory settings
270 */
271
272#define CFG_MSC0_VAL 0x23F2B3DB
273#define CFG_MSC1_VAL 0x0000CCD1
274#define CFG_MSC2_VAL 0x0000B884
275#define CFG_MDCNFG_VAL 0x08000AC8
276#define CFG_MDREFR_VAL 0x0000001E
277#define CFG_MDMRS_VAL 0x00000000
278
279#define CFG_FLYCNFG_VAL 0x00010001
280#define CFG_SXCNFG_VAL 0x40044004
281
282/*
283 * PCMCIA and CF Interfaces
284 */
285#define CFG_MECR_VAL 0x00000002
286#define CFG_MCMEM0_VAL 0x00004204
287#define CFG_MCMEM1_VAL 0x00000000
288#define CFG_MCATT0_VAL 0x00010504
289#define CFG_MCATT1_VAL 0x00000000
290#define CFG_MCIO0_VAL 0x00008407
291#define CFG_MCIO1_VAL 0x00000000
292
293#define CONFIG_PXA_PCMCIA 1
294#define CONFIG_PXA_IDE 1
295
296#define CONFIG_PCMCIA_SLOT_A 1
297/* just to keep build system happy */
298
299#define CFG_PCMCIA_MEM_ADDR 0x28000000
300#define CFG_PCMCIA_MEM_SIZE 0x04000000
301
302
303#define CFG_IDE_MAXBUS 1
304/* max. 1 IDE bus */
305#define CFG_IDE_MAXDEVICE 1
306/* max. 1 drive per IDE bus */
307
308#define CFG_ATA_IDE0_OFFSET 0x0000
309
310#define CFG_ATA_BASE_ADDR 0x20000000
311
312/* Offset for data I/O */
313#define CFG_ATA_DATA_OFFSET 0x1f0
314
315/* Offset for normal register accesses */
316#define CFG_ATA_REG_OFFSET 0x1f0
317
318/* Offset for alternate registers */
319#define CFG_ATA_ALT_OFFSET 0x3f0
320
321/*
322 * FLASH and environment organization
323 */
324
325#define CFG_FLASH_CFI
326#define CFG_FLASH_CFI_DRIVER 1
327
328#define CFG_MONITOR_BASE 0
329#define CFG_MONITOR_LEN 0x20000
330
331#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
332#define CFG_MAX_FLASH_SECT 4 + 255 /* max number of sectors on one chip */
333
334/* timeout values are in ticks */
335#define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
336#define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
337
338/* write flash less slowly */
339#define CFG_FLASH_USE_BUFFER_WRITE 1
340
341/* Flash environment locations */
342#define CFG_ENV_IS_IN_FLASH 1
343#define CFG_ENV_ADDR (PHYS_FLASH_1 + CFG_MONITOR_LEN) /* Addr of Environment Sector */
344#define CFG_ENV_SIZE 0x20000 /* Total Size of Environment */
345#define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
346
347#endif /* __CONFIG_H */