Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2010-2011 Freescale Semiconductor, Inc. |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 4 | * Copyright 2020 NXP |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 8 | #include <command.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 9 | #include <image.h> |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 10 | #include <init.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 11 | #include <net.h> |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 12 | #include <asm/processor.h> |
| 13 | #include <asm/mmu.h> |
| 14 | #include <asm/cache.h> |
| 15 | #include <asm/immap_85xx.h> |
| 16 | #include <asm/io.h> |
Simon Glass | 0af6e2d | 2019-08-01 09:46:52 -0600 | [diff] [blame] | 17 | #include <env.h> |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 18 | #include <miiphy.h> |
Masahiro Yamada | 75f82d0 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 19 | #include <linux/libfdt.h> |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 20 | #include <fdt_support.h> |
| 21 | #include <fsl_mdio.h> |
| 22 | #include <tsec.h> |
| 23 | #include <mmc.h> |
| 24 | #include <netdev.h> |
| 25 | #include <pci.h> |
| 26 | #include <asm/fsl_serdes.h> |
York Sun | 37562f6 | 2013-10-22 12:39:02 -0700 | [diff] [blame] | 27 | #include <fsl_ifc.h> |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 28 | #include <asm/fsl_pci.h> |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 29 | #include <hwconfig.h> |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 30 | #include <i2c.h> |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 31 | |
| 32 | DECLARE_GLOBAL_DATA_PTR; |
| 33 | |
| 34 | #define GPIO4_PCIE_RESET_SET 0x08000000 |
| 35 | #define MUX_CPLD_CAN_UART 0x00 |
| 36 | #define MUX_CPLD_TDM 0x01 |
| 37 | #define MUX_CPLD_SPICS0_FLASH 0x00 |
| 38 | #define MUX_CPLD_SPICS0_SLIC 0x02 |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 39 | #define PMUXCR1_IFC_MASK 0x00ffff00 |
| 40 | #define PMUXCR1_SDHC_MASK 0x00fff000 |
| 41 | #define PMUXCR1_SDHC_ENABLE 0x00555000 |
| 42 | |
| 43 | enum { |
| 44 | MUX_TYPE_IFC, |
| 45 | MUX_TYPE_SDHC, |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 46 | MUX_TYPE_SPIFLASH, |
| 47 | MUX_TYPE_TDM, |
| 48 | MUX_TYPE_CAN, |
| 49 | MUX_TYPE_CS0_NOR, |
| 50 | MUX_TYPE_CS0_NAND, |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 51 | }; |
| 52 | |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 53 | enum { |
| 54 | I2C_READ_BANK, |
| 55 | I2C_READ_PCB_VER, |
| 56 | }; |
| 57 | |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 58 | static uint sd_ifc_mux; |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 59 | |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 60 | struct cpld_data { |
| 61 | u8 cpld_ver; /* cpld revision */ |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 62 | #if defined(CONFIG_TARGET_P1010RDB_PA) |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 63 | u8 pcba_ver; /* pcb revision number */ |
| 64 | u8 twindie_ddr3; |
| 65 | u8 res1[6]; |
| 66 | u8 bank_sel; /* NOR Flash bank */ |
| 67 | u8 res2[5]; |
| 68 | u8 usb2_sel; |
| 69 | u8 res3[1]; |
| 70 | u8 porsw_sel; |
| 71 | u8 tdm_can_sel; |
| 72 | u8 spi_cs0_sel; /* SPI CS0 SLIC/SPI Flash */ |
| 73 | u8 por0; /* POR Options */ |
| 74 | u8 por1; /* POR Options */ |
| 75 | u8 por2; /* POR Options */ |
| 76 | u8 por3; /* POR Options */ |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 77 | #elif defined(CONFIG_TARGET_P1010RDB_PB) |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 78 | u8 rom_loc; |
| 79 | #endif |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 80 | }; |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 81 | |
| 82 | int board_early_init_f(void) |
| 83 | { |
| 84 | ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR); |
Jaiprakash Singh | dd88806 | 2015-03-20 19:28:27 -0700 | [diff] [blame] | 85 | struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL}; |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 86 | /* Clock configuration to access CPLD using IFC(GPCM) */ |
Jaiprakash Singh | dd88806 | 2015-03-20 19:28:27 -0700 | [diff] [blame] | 87 | setbits_be32(&ifc.gregs->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT); |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 88 | /* |
| 89 | * Reset PCIe slots via GPIO4 |
| 90 | */ |
| 91 | setbits_be32(&pgpio->gpdir, GPIO4_PCIE_RESET_SET); |
| 92 | setbits_be32(&pgpio->gpdat, GPIO4_PCIE_RESET_SET); |
| 93 | |
| 94 | return 0; |
| 95 | } |
| 96 | |
| 97 | int board_early_init_r(void) |
| 98 | { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 99 | const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; |
York Sun | 220c346 | 2014-06-24 21:16:20 -0700 | [diff] [blame] | 100 | int flash_esel = find_tlb_idx((void *)flashbase, 1); |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 101 | |
| 102 | /* |
| 103 | * Remap Boot flash region to caching-inhibited |
| 104 | * so that flash can be erased properly. |
| 105 | */ |
| 106 | |
| 107 | /* Flush d-cache and invalidate i-cache of any FLASH data */ |
| 108 | flush_dcache(); |
| 109 | invalidate_icache(); |
| 110 | |
York Sun | 220c346 | 2014-06-24 21:16:20 -0700 | [diff] [blame] | 111 | if (flash_esel == -1) { |
| 112 | /* very unlikely unless something is messed up */ |
| 113 | puts("Error: Could not find TLB for FLASH BASE\n"); |
| 114 | flash_esel = 2; /* give our best effort to continue */ |
| 115 | } else { |
| 116 | /* invalidate existing TLB entry for flash */ |
| 117 | disable_tlb(flash_esel); |
| 118 | } |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 119 | |
| 120 | set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, |
| 121 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 122 | 0, flash_esel, BOOKE_PAGESZ_16M, 1); |
| 123 | |
| 124 | set_tlb(1, flashbase + 0x1000000, |
| 125 | CONFIG_SYS_FLASH_BASE_PHYS + 0x1000000, |
| 126 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 127 | 0, flash_esel+1, BOOKE_PAGESZ_16M, 1); |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 128 | return 0; |
| 129 | } |
| 130 | |
Hou Zhiqiang | 0e49eb4 | 2020-05-01 19:06:27 +0800 | [diff] [blame] | 131 | #if defined(CONFIG_PCI) && !defined(CONFIG_DM_PCI) |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 132 | void pci_init_board(void) |
| 133 | { |
| 134 | fsl_pcie_init_board(0); |
| 135 | } |
| 136 | #endif /* ifdef CONFIG_PCI */ |
| 137 | |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 138 | int config_board_mux(int ctrl_type) |
| 139 | { |
| 140 | ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 141 | u8 tmp; |
| 142 | |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 143 | #ifdef CONFIG_DM_I2C |
| 144 | struct udevice *dev; |
| 145 | int ret; |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 146 | #if defined(CONFIG_TARGET_P1010RDB_PA) |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 147 | struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE); |
| 148 | |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 149 | ret = i2c_get_chip_for_busnum(I2C_PCA9557_BUS_NUM, |
| 150 | I2C_PCA9557_ADDR1, 1, &dev); |
| 151 | if (ret) { |
| 152 | printf("%s: Cannot find udev for a bus %d\n", |
| 153 | __func__, I2C_PCA9557_BUS_NUM); |
| 154 | return ret; |
| 155 | } |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 156 | switch (ctrl_type) { |
| 157 | case MUX_TYPE_IFC: |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 158 | tmp = 0xf0; |
| 159 | dm_i2c_write(dev, 3, &tmp, 1); |
| 160 | tmp = 0x01; |
| 161 | dm_i2c_write(dev, 1, &tmp, 1); |
| 162 | sd_ifc_mux = MUX_TYPE_IFC; |
| 163 | clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK); |
| 164 | break; |
| 165 | case MUX_TYPE_SDHC: |
| 166 | tmp = 0xf0; |
| 167 | dm_i2c_write(dev, 3, &tmp, 1); |
| 168 | tmp = 0x05; |
| 169 | dm_i2c_write(dev, 1, &tmp, 1); |
| 170 | sd_ifc_mux = MUX_TYPE_SDHC; |
| 171 | clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK, |
| 172 | PMUXCR1_SDHC_ENABLE); |
| 173 | break; |
| 174 | case MUX_TYPE_SPIFLASH: |
| 175 | out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_FLASH); |
| 176 | break; |
| 177 | case MUX_TYPE_TDM: |
| 178 | out_8(&cpld_data->tdm_can_sel, MUX_CPLD_TDM); |
| 179 | out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_SLIC); |
| 180 | break; |
| 181 | case MUX_TYPE_CAN: |
| 182 | out_8(&cpld_data->tdm_can_sel, MUX_CPLD_CAN_UART); |
| 183 | break; |
| 184 | default: |
| 185 | break; |
| 186 | } |
| 187 | #elif defined(CONFIG_TARGET_P1010RDB_PB) |
| 188 | ret = i2c_get_chip_for_busnum(I2C_PCA9557_BUS_NUM, |
| 189 | I2C_PCA9557_ADDR2, 1, &dev); |
| 190 | if (ret) { |
| 191 | printf("%s: Cannot find udev for a bus %d\n", |
| 192 | __func__, I2C_PCA9557_BUS_NUM); |
| 193 | return ret; |
| 194 | } |
| 195 | switch (ctrl_type) { |
| 196 | case MUX_TYPE_IFC: |
| 197 | dm_i2c_read(dev, 0, &tmp, 1); |
| 198 | clrbits_8(&tmp, 0x04); |
| 199 | dm_i2c_write(dev, 1, &tmp, 1); |
| 200 | dm_i2c_read(dev, 3, &tmp, 1); |
| 201 | clrbits_8(&tmp, 0x04); |
| 202 | dm_i2c_write(dev, 3, &tmp, 1); |
| 203 | sd_ifc_mux = MUX_TYPE_IFC; |
| 204 | clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK); |
| 205 | break; |
| 206 | case MUX_TYPE_SDHC: |
| 207 | dm_i2c_read(dev, 0, &tmp, 1); |
| 208 | setbits_8(&tmp, 0x04); |
| 209 | dm_i2c_write(dev, 1, &tmp, 1); |
| 210 | dm_i2c_read(dev, 3, &tmp, 1); |
| 211 | clrbits_8(&tmp, 0x04); |
| 212 | dm_i2c_write(dev, 3, &tmp, 1); |
| 213 | sd_ifc_mux = MUX_TYPE_SDHC; |
| 214 | clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK, |
| 215 | PMUXCR1_SDHC_ENABLE); |
| 216 | break; |
| 217 | case MUX_TYPE_SPIFLASH: |
| 218 | dm_i2c_read(dev, 0, &tmp, 1); |
| 219 | clrbits_8(&tmp, 0x80); |
| 220 | dm_i2c_write(dev, 1, &tmp, 1); |
| 221 | dm_i2c_read(dev, 3, &tmp, 1); |
| 222 | clrbits_8(&tmp, 0x80); |
| 223 | dm_i2c_write(dev, 3, &tmp, 1); |
| 224 | break; |
| 225 | case MUX_TYPE_TDM: |
| 226 | dm_i2c_read(dev, 0, &tmp, 1); |
| 227 | setbits_8(&tmp, 0x82); |
| 228 | dm_i2c_write(dev, 1, &tmp, 1); |
| 229 | dm_i2c_read(dev, 3, &tmp, 1); |
| 230 | clrbits_8(&tmp, 0x82); |
| 231 | dm_i2c_write(dev, 3, &tmp, 1); |
| 232 | break; |
| 233 | case MUX_TYPE_CAN: |
| 234 | dm_i2c_read(dev, 0, &tmp, 1); |
| 235 | clrbits_8(&tmp, 0x02); |
| 236 | dm_i2c_write(dev, 1, &tmp, 1); |
| 237 | dm_i2c_read(dev, 3, &tmp, 1); |
| 238 | clrbits_8(&tmp, 0x02); |
| 239 | dm_i2c_write(dev, 3, &tmp, 1); |
| 240 | break; |
| 241 | case MUX_TYPE_CS0_NOR: |
| 242 | dm_i2c_read(dev, 0, &tmp, 1); |
| 243 | clrbits_8(&tmp, 0x08); |
| 244 | dm_i2c_write(dev, 1, &tmp, 1); |
| 245 | dm_i2c_read(dev, 3, &tmp, 1); |
| 246 | clrbits_8(&tmp, 0x08); |
| 247 | dm_i2c_write(dev, 3, &tmp, 1); |
| 248 | break; |
| 249 | case MUX_TYPE_CS0_NAND: |
| 250 | dm_i2c_read(dev, 0, &tmp, 1); |
| 251 | setbits_8(&tmp, 0x08); |
| 252 | dm_i2c_write(dev, 1, &tmp, 1); |
| 253 | dm_i2c_read(dev, 3, &tmp, 1); |
| 254 | clrbits_8(&tmp, 0x08); |
| 255 | dm_i2c_write(dev, 3, &tmp, 1); |
| 256 | break; |
| 257 | default: |
| 258 | break; |
| 259 | } |
| 260 | #endif |
| 261 | #else |
| 262 | #if defined(CONFIG_TARGET_P1010RDB_PA) |
| 263 | struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE); |
| 264 | |
| 265 | switch (ctrl_type) { |
| 266 | case MUX_TYPE_IFC: |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 267 | i2c_set_bus_num(I2C_PCA9557_BUS_NUM); |
| 268 | tmp = 0xf0; |
| 269 | i2c_write(I2C_PCA9557_ADDR1, 3, 1, &tmp, 1); |
| 270 | tmp = 0x01; |
| 271 | i2c_write(I2C_PCA9557_ADDR1, 1, 1, &tmp, 1); |
| 272 | sd_ifc_mux = MUX_TYPE_IFC; |
| 273 | clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK); |
| 274 | break; |
| 275 | case MUX_TYPE_SDHC: |
| 276 | i2c_set_bus_num(I2C_PCA9557_BUS_NUM); |
| 277 | tmp = 0xf0; |
| 278 | i2c_write(I2C_PCA9557_ADDR1, 3, 1, &tmp, 1); |
| 279 | tmp = 0x05; |
| 280 | i2c_write(I2C_PCA9557_ADDR1, 1, 1, &tmp, 1); |
| 281 | sd_ifc_mux = MUX_TYPE_SDHC; |
| 282 | clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK, |
| 283 | PMUXCR1_SDHC_ENABLE); |
| 284 | break; |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 285 | case MUX_TYPE_SPIFLASH: |
| 286 | out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_FLASH); |
| 287 | break; |
| 288 | case MUX_TYPE_TDM: |
| 289 | out_8(&cpld_data->tdm_can_sel, MUX_CPLD_TDM); |
| 290 | out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_SLIC); |
| 291 | break; |
| 292 | case MUX_TYPE_CAN: |
| 293 | out_8(&cpld_data->tdm_can_sel, MUX_CPLD_CAN_UART); |
| 294 | break; |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 295 | default: |
| 296 | break; |
| 297 | } |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 298 | #elif defined(CONFIG_TARGET_P1010RDB_PB) |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 299 | uint orig_bus = i2c_get_bus_num(); |
| 300 | i2c_set_bus_num(I2C_PCA9557_BUS_NUM); |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 301 | |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 302 | switch (ctrl_type) { |
| 303 | case MUX_TYPE_IFC: |
| 304 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1); |
| 305 | clrbits_8(&tmp, 0x04); |
| 306 | i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1); |
| 307 | i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 308 | clrbits_8(&tmp, 0x04); |
| 309 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 310 | sd_ifc_mux = MUX_TYPE_IFC; |
| 311 | clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK); |
| 312 | break; |
| 313 | case MUX_TYPE_SDHC: |
| 314 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1); |
| 315 | setbits_8(&tmp, 0x04); |
| 316 | i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1); |
| 317 | i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 318 | clrbits_8(&tmp, 0x04); |
| 319 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 320 | sd_ifc_mux = MUX_TYPE_SDHC; |
| 321 | clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK, |
| 322 | PMUXCR1_SDHC_ENABLE); |
| 323 | break; |
| 324 | case MUX_TYPE_SPIFLASH: |
| 325 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1); |
| 326 | clrbits_8(&tmp, 0x80); |
| 327 | i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1); |
| 328 | i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 329 | clrbits_8(&tmp, 0x80); |
| 330 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 331 | break; |
| 332 | case MUX_TYPE_TDM: |
| 333 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1); |
| 334 | setbits_8(&tmp, 0x82); |
| 335 | i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1); |
| 336 | i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 337 | clrbits_8(&tmp, 0x82); |
| 338 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 339 | break; |
| 340 | case MUX_TYPE_CAN: |
| 341 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1); |
| 342 | clrbits_8(&tmp, 0x02); |
| 343 | i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1); |
| 344 | i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 345 | clrbits_8(&tmp, 0x02); |
| 346 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 347 | break; |
| 348 | case MUX_TYPE_CS0_NOR: |
| 349 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1); |
| 350 | clrbits_8(&tmp, 0x08); |
| 351 | i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1); |
| 352 | i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 353 | clrbits_8(&tmp, 0x08); |
| 354 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 355 | break; |
| 356 | case MUX_TYPE_CS0_NAND: |
| 357 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1); |
| 358 | setbits_8(&tmp, 0x08); |
| 359 | i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1); |
| 360 | i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 361 | clrbits_8(&tmp, 0x08); |
| 362 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1); |
| 363 | break; |
| 364 | default: |
| 365 | break; |
| 366 | } |
| 367 | i2c_set_bus_num(orig_bus); |
| 368 | #endif |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 369 | #endif |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 370 | return 0; |
| 371 | } |
| 372 | |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 373 | #ifdef CONFIG_TARGET_P1010RDB_PB |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 374 | int i2c_pca9557_read(int type) |
| 375 | { |
| 376 | u8 val; |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 377 | int bus_num = I2C_PCA9557_BUS_NUM; |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 378 | |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 379 | #ifdef CONFIG_DM_I2C |
| 380 | struct udevice *dev; |
| 381 | int ret; |
| 382 | |
| 383 | ret = i2c_get_chip_for_busnum(bus_num, I2C_PCA9557_ADDR2, 1, &dev); |
| 384 | if (ret) { |
| 385 | printf("%s: Cannot find udev for a bus %d\n", |
| 386 | __func__, bus_num); |
| 387 | return ret; |
| 388 | } |
| 389 | dm_i2c_read(dev, 0, &val, 1); |
| 390 | #else |
| 391 | i2c_set_bus_num(bus_num); |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 392 | i2c_read(I2C_PCA9557_ADDR2, 0, 1, &val, 1); |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 393 | #endif |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 394 | |
| 395 | switch (type) { |
| 396 | case I2C_READ_BANK: |
| 397 | val = (val & 0x10) >> 4; |
| 398 | break; |
| 399 | case I2C_READ_PCB_VER: |
| 400 | val = ((val & 0x60) >> 5) + 1; |
| 401 | break; |
| 402 | default: |
| 403 | break; |
| 404 | } |
| 405 | |
| 406 | return val; |
| 407 | } |
| 408 | #endif |
| 409 | |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 410 | int checkboard(void) |
| 411 | { |
| 412 | struct cpu_type *cpu; |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 413 | struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE); |
| 414 | u8 val; |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 415 | |
Simon Glass | a8b5739 | 2012-12-13 20:48:48 +0000 | [diff] [blame] | 416 | cpu = gd->arch.cpu; |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 417 | #if defined(CONFIG_TARGET_P1010RDB_PA) |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 418 | printf("Board: %sRDB-PA, ", cpu->name); |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 419 | #elif defined(CONFIG_TARGET_P1010RDB_PB) |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 420 | printf("Board: %sRDB-PB, ", cpu->name); |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 421 | #ifdef CONFIG_DM_I2C |
| 422 | struct udevice *dev; |
| 423 | int ret; |
| 424 | |
| 425 | ret = i2c_get_chip_for_busnum(I2C_PCA9557_BUS_NUM, I2C_PCA9557_ADDR2, |
| 426 | 1, &dev); |
| 427 | if (ret) { |
| 428 | printf("%s: Cannot find udev for a bus %d\n", __func__, |
| 429 | I2C_PCA9557_BUS_NUM); |
| 430 | return ret; |
| 431 | } |
| 432 | val = 0x0; /* no polarity inversion */ |
| 433 | dm_i2c_write(dev, 2, &val, 1); |
| 434 | #else |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 435 | i2c_set_bus_num(I2C_PCA9557_BUS_NUM); |
| 436 | i2c_init(CONFIG_SYS_FSL_I2C_SPEED, CONFIG_SYS_FSL_I2C_SLAVE); |
| 437 | val = 0x0; /* no polarity inversion */ |
| 438 | i2c_write(I2C_PCA9557_ADDR2, 2, 1, &val, 1); |
| 439 | #endif |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 440 | #endif |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 441 | |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 442 | #ifdef CONFIG_SDCARD |
| 443 | /* switch to IFC to read info from CPLD */ |
| 444 | config_board_mux(MUX_TYPE_IFC); |
| 445 | #endif |
| 446 | |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 447 | #if defined(CONFIG_TARGET_P1010RDB_PA) |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 448 | val = (in_8(&cpld_data->pcba_ver) & 0xf); |
| 449 | printf("PCB: v%x.0\n", val); |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 450 | #elif defined(CONFIG_TARGET_P1010RDB_PB) |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 451 | val = in_8(&cpld_data->cpld_ver); |
| 452 | printf("CPLD: v%x.%x, ", val >> 4, val & 0xf); |
| 453 | printf("PCB: v%x.0, ", i2c_pca9557_read(I2C_READ_PCB_VER)); |
| 454 | val = in_8(&cpld_data->rom_loc) & 0xf; |
| 455 | puts("Boot from: "); |
| 456 | switch (val) { |
| 457 | case 0xf: |
| 458 | config_board_mux(MUX_TYPE_CS0_NOR); |
| 459 | printf("NOR vBank%d\n", i2c_pca9557_read(I2C_READ_BANK)); |
| 460 | break; |
| 461 | case 0xe: |
| 462 | puts("SDHC\n"); |
| 463 | val = 0x60; /* set pca9557 pin input/output */ |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 464 | #ifdef CONFIG_DM_I2C |
| 465 | dm_i2c_write(dev, 3, &val, 1); |
| 466 | #else |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 467 | i2c_write(I2C_PCA9557_ADDR2, 3, 1, &val, 1); |
Biwen Li | 6a2d8d1 | 2020-05-01 20:04:13 +0800 | [diff] [blame] | 468 | #endif |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 469 | break; |
| 470 | case 0x5: |
| 471 | config_board_mux(MUX_TYPE_IFC); |
| 472 | config_board_mux(MUX_TYPE_CS0_NAND); |
| 473 | puts("NAND\n"); |
| 474 | break; |
| 475 | case 0x6: |
| 476 | config_board_mux(MUX_TYPE_IFC); |
| 477 | puts("SPI\n"); |
| 478 | break; |
| 479 | default: |
| 480 | puts("unknown\n"); |
| 481 | break; |
| 482 | } |
| 483 | #endif |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 484 | return 0; |
| 485 | } |
| 486 | |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 487 | int board_eth_init(bd_t *bis) |
| 488 | { |
Bin Meng | e52fb1c | 2016-01-11 22:41:16 -0800 | [diff] [blame] | 489 | #ifdef CONFIG_TSEC_ENET |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 490 | struct fsl_pq_mdio_info mdio_info; |
| 491 | struct tsec_info_struct tsec_info[4]; |
| 492 | struct cpu_type *cpu; |
| 493 | int num = 0; |
| 494 | |
Simon Glass | a8b5739 | 2012-12-13 20:48:48 +0000 | [diff] [blame] | 495 | cpu = gd->arch.cpu; |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 496 | |
| 497 | #ifdef CONFIG_TSEC1 |
| 498 | SET_STD_TSEC_INFO(tsec_info[num], 1); |
| 499 | num++; |
| 500 | #endif |
| 501 | #ifdef CONFIG_TSEC2 |
| 502 | SET_STD_TSEC_INFO(tsec_info[num], 2); |
| 503 | num++; |
| 504 | #endif |
| 505 | #ifdef CONFIG_TSEC3 |
| 506 | /* P1014 and it's derivatives do not support eTSEC3 */ |
York Sun | 8cb6548 | 2012-07-06 17:10:33 -0500 | [diff] [blame] | 507 | if (cpu->soc_ver != SVR_P1014) { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 508 | SET_STD_TSEC_INFO(tsec_info[num], 3); |
| 509 | num++; |
| 510 | } |
| 511 | #endif |
| 512 | if (!num) { |
| 513 | printf("No TSECs initialized\n"); |
| 514 | return 0; |
| 515 | } |
| 516 | |
| 517 | mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR; |
| 518 | mdio_info.name = DEFAULT_MII_NAME; |
| 519 | |
| 520 | fsl_pq_mdio_init(bis, &mdio_info); |
| 521 | |
| 522 | tsec_eth_init(bis, tsec_info, num); |
Bin Meng | e52fb1c | 2016-01-11 22:41:16 -0800 | [diff] [blame] | 523 | #endif |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 524 | |
| 525 | return pci_eth_init(bis); |
| 526 | } |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 527 | |
| 528 | #if defined(CONFIG_OF_BOARD_SETUP) |
| 529 | void fdt_del_flexcan(void *blob) |
| 530 | { |
| 531 | int nodeoff = 0; |
| 532 | |
| 533 | while ((nodeoff = fdt_node_offset_by_compatible(blob, 0, |
Shengzhou Liu | a5b0ded | 2013-03-25 07:30:09 +0000 | [diff] [blame] | 534 | "fsl,p1010-flexcan")) >= 0) { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 535 | fdt_del_node(blob, nodeoff); |
| 536 | } |
| 537 | } |
| 538 | |
| 539 | void fdt_del_spi_flash(void *blob) |
| 540 | { |
| 541 | int nodeoff = 0; |
| 542 | |
| 543 | while ((nodeoff = fdt_node_offset_by_compatible(blob, 0, |
| 544 | "spansion,s25sl12801")) >= 0) { |
| 545 | fdt_del_node(blob, nodeoff); |
| 546 | } |
| 547 | } |
| 548 | |
| 549 | void fdt_del_spi_slic(void *blob) |
| 550 | { |
| 551 | int nodeoff = 0; |
| 552 | |
| 553 | while ((nodeoff = fdt_node_offset_by_compatible(blob, 0, |
| 554 | "zarlink,le88266")) >= 0) { |
| 555 | fdt_del_node(blob, nodeoff); |
| 556 | } |
| 557 | } |
| 558 | |
| 559 | void fdt_del_tdm(void *blob) |
| 560 | { |
| 561 | int nodeoff = 0; |
| 562 | |
| 563 | while ((nodeoff = fdt_node_offset_by_compatible(blob, 0, |
| 564 | "fsl,starlite-tdm")) >= 0) { |
| 565 | fdt_del_node(blob, nodeoff); |
| 566 | } |
| 567 | } |
| 568 | |
Shengzhou Liu | ceb705c | 2012-04-25 23:43:24 +0000 | [diff] [blame] | 569 | void fdt_del_sdhc(void *blob) |
| 570 | { |
| 571 | int nodeoff = 0; |
| 572 | |
| 573 | while ((nodeoff = fdt_node_offset_by_compatible(blob, 0, |
| 574 | "fsl,esdhc")) >= 0) { |
| 575 | fdt_del_node(blob, nodeoff); |
| 576 | } |
| 577 | } |
| 578 | |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 579 | void fdt_del_ifc(void *blob) |
| 580 | { |
| 581 | int nodeoff = 0; |
| 582 | |
| 583 | while ((nodeoff = fdt_node_offset_by_compatible(blob, 0, |
| 584 | "fsl,ifc")) >= 0) { |
| 585 | fdt_del_node(blob, nodeoff); |
| 586 | } |
| 587 | } |
| 588 | |
Shengzhou Liu | ceb705c | 2012-04-25 23:43:24 +0000 | [diff] [blame] | 589 | void fdt_disable_uart1(void *blob) |
| 590 | { |
| 591 | int nodeoff; |
| 592 | |
| 593 | nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,ns16550", |
| 594 | CONFIG_SYS_NS16550_COM2); |
| 595 | |
| 596 | if (nodeoff > 0) { |
| 597 | fdt_status_disabled(blob, nodeoff); |
| 598 | } else { |
| 599 | printf("WARNING unable to set status for fsl,ns16550 " |
| 600 | "uart1: %s\n", fdt_strerror(nodeoff)); |
| 601 | } |
| 602 | } |
| 603 | |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 604 | int ft_board_setup(void *blob, bd_t *bd) |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 605 | { |
| 606 | phys_addr_t base; |
| 607 | phys_size_t size; |
| 608 | struct cpu_type *cpu; |
| 609 | |
Simon Glass | a8b5739 | 2012-12-13 20:48:48 +0000 | [diff] [blame] | 610 | cpu = gd->arch.cpu; |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 611 | |
| 612 | ft_cpu_setup(blob, bd); |
| 613 | |
Simon Glass | da1a134 | 2017-08-03 12:22:15 -0600 | [diff] [blame] | 614 | base = env_get_bootm_low(); |
| 615 | size = env_get_bootm_size(); |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 616 | |
Hou Zhiqiang | 0e49eb4 | 2020-05-01 19:06:27 +0800 | [diff] [blame] | 617 | #if defined(CONFIG_PCI) && !defined(CONFIG_DM_PCI) |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 618 | FT_FSL_PCI_SETUP; |
| 619 | #endif |
| 620 | |
| 621 | fdt_fixup_memory(blob, (u64)base, (u64)size); |
| 622 | |
Ramneek Mehresh | 59c48b4 | 2011-11-08 10:21:28 +0530 | [diff] [blame] | 623 | #if defined(CONFIG_HAS_FSL_DR_USB) |
Sriram Dash | 9fd465c | 2016-09-16 17:12:15 +0530 | [diff] [blame] | 624 | fsl_fdt_fixup_dr_usb(blob, bd); |
Ramneek Mehresh | 59c48b4 | 2011-11-08 10:21:28 +0530 | [diff] [blame] | 625 | #endif |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 626 | |
| 627 | /* P1014 and it's derivatives don't support CAN and eTSEC3 */ |
York Sun | 8cb6548 | 2012-07-06 17:10:33 -0500 | [diff] [blame] | 628 | if (cpu->soc_ver == SVR_P1014) { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 629 | fdt_del_flexcan(blob); |
| 630 | fdt_del_node_and_alias(blob, "ethernet2"); |
| 631 | } |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 632 | |
| 633 | /* Delete IFC node as IFC pins are multiplexing with SDHC */ |
| 634 | if (sd_ifc_mux != MUX_TYPE_IFC) |
| 635 | fdt_del_ifc(blob); |
| 636 | else |
| 637 | fdt_del_sdhc(blob); |
| 638 | |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 639 | if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "can")) { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 640 | fdt_del_tdm(blob); |
| 641 | fdt_del_spi_slic(blob); |
Shengzhou Liu | ceb705c | 2012-04-25 23:43:24 +0000 | [diff] [blame] | 642 | } else if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "tdm")) { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 643 | fdt_del_flexcan(blob); |
| 644 | fdt_del_spi_flash(blob); |
Shengzhou Liu | ceb705c | 2012-04-25 23:43:24 +0000 | [diff] [blame] | 645 | fdt_disable_uart1(blob); |
| 646 | } else { |
| 647 | /* |
| 648 | * If we don't set fsl_p1010mux:tdm_can to "can" or "tdm" |
| 649 | * explicitly, defaultly spi_cs_sel to spi-flash instead of |
| 650 | * to tdm/slic. |
| 651 | */ |
| 652 | fdt_del_tdm(blob); |
| 653 | fdt_del_flexcan(blob); |
| 654 | fdt_disable_uart1(blob); |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 655 | } |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 656 | |
| 657 | return 0; |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 658 | } |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 659 | #endif |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 660 | |
| 661 | #ifdef CONFIG_SDCARD |
| 662 | int board_mmc_init(bd_t *bis) |
| 663 | { |
| 664 | config_board_mux(MUX_TYPE_SDHC); |
| 665 | return -1; |
| 666 | } |
| 667 | #else |
| 668 | void board_reset(void) |
| 669 | { |
| 670 | /* mux to IFC to enable CPLD for reset */ |
| 671 | if (sd_ifc_mux != MUX_TYPE_IFC) |
| 672 | config_board_mux(MUX_TYPE_IFC); |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 673 | } |
| 674 | #endif |
| 675 | |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 676 | |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 677 | int misc_init_r(void) |
| 678 | { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 679 | ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 680 | |
| 681 | if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "can")) { |
| 682 | clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN1_TDM | |
| 683 | MPC85xx_PMUXCR_CAN1_UART | |
| 684 | MPC85xx_PMUXCR_CAN2_TDM | |
| 685 | MPC85xx_PMUXCR_CAN2_UART); |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 686 | config_board_mux(MUX_TYPE_CAN); |
Shengzhou Liu | ceb705c | 2012-04-25 23:43:24 +0000 | [diff] [blame] | 687 | } else if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "tdm")) { |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 688 | clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN2_UART | |
| 689 | MPC85xx_PMUXCR_CAN1_UART); |
| 690 | setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN2_TDM | |
| 691 | MPC85xx_PMUXCR_CAN1_TDM); |
| 692 | clrbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_GPIO); |
| 693 | setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_TDM); |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 694 | config_board_mux(MUX_TYPE_TDM); |
Shengzhou Liu | ceb705c | 2012-04-25 23:43:24 +0000 | [diff] [blame] | 695 | } else { |
| 696 | /* defaultly spi_cs_sel to flash */ |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 697 | config_board_mux(MUX_TYPE_SPIFLASH); |
Shengzhou Liu | ceb705c | 2012-04-25 23:43:24 +0000 | [diff] [blame] | 698 | } |
| 699 | |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 700 | if (hwconfig("esdhc")) |
| 701 | config_board_mux(MUX_TYPE_SDHC); |
| 702 | else if (hwconfig("ifc")) |
| 703 | config_board_mux(MUX_TYPE_IFC); |
| 704 | |
York Sun | 7f945ca | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 705 | #ifdef CONFIG_TARGET_P1010RDB_PB |
Shengzhou Liu | f0af438 | 2013-09-13 14:46:03 +0800 | [diff] [blame] | 706 | setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_GPIO01_DRVVBUS); |
| 707 | #endif |
Poonam Aggrwal | a2ec135 | 2011-02-09 19:17:53 +0000 | [diff] [blame] | 708 | return 0; |
| 709 | } |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 710 | |
Tom Rini | 9774e32 | 2018-01-03 09:13:04 -0500 | [diff] [blame] | 711 | #ifndef CONFIG_SPL_BUILD |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 712 | static int pin_mux_cmd(struct cmd_tbl *cmdtp, int flag, int argc, |
| 713 | char *const argv[]) |
Shengzhou Liu | 36446ef | 2013-09-13 14:46:02 +0800 | [diff] [blame] | 714 | { |
| 715 | if (argc < 2) |
| 716 | return CMD_RET_USAGE; |
| 717 | if (strcmp(argv[1], "ifc") == 0) |
| 718 | config_board_mux(MUX_TYPE_IFC); |
| 719 | else if (strcmp(argv[1], "sdhc") == 0) |
| 720 | config_board_mux(MUX_TYPE_SDHC); |
| 721 | else |
| 722 | return CMD_RET_USAGE; |
| 723 | return 0; |
| 724 | } |
| 725 | |
| 726 | U_BOOT_CMD( |
| 727 | mux, 2, 0, pin_mux_cmd, |
| 728 | "configure multiplexing pin for IFC/SDHC bus in runtime", |
| 729 | "bus_type (e.g. mux sdhc)" |
| 730 | ); |
Tom Rini | 9774e32 | 2018-01-03 09:13:04 -0500 | [diff] [blame] | 731 | #endif |